INCLUDES Self evaluation Q & A MCQs K Lal Kishore **BS** Publications # Electronic Devices and Circuits ### Dr. K. Lal Kishore PA.D. MIEEE, FIETE, MISTE, MISHM. Registrar and Professor of Electronics & Communication Engineering. Jawaharlal Nehru Technological University Kukarpally, Hyderabad - 500 072 4-4-309. Ginraj Lane, Sultan Bazar, Hyderabad - 500 095 A.P. Phone | 040 - 23445686 All rights reserved. No part of this book or parts thereof may be reproduced, stored in a retrieval system or transmitted in any language or by any means, electronic, mechanical, photocopying, recording or otherwise without the prior written permission of the publishers. #### Published by a ## BSP BS Publications 4-4-309, Gkiraj Lane, Sultan Sazar. Hyderabad - 500 095 A P. Phone : 040 - 23445688 Fax : 040 - 23445611 e-mail : contactus@bspublications.net www.bspublications.net Printed at Adithys Art Printers Hydersbad. ISBN: 81-7800-167-5 ## CONTENTS | Contents | *************************************** | ecee: | |-----------|-------------------------------------------------------------|----------| | Symbols | | essen. | | | ry of Electronics | | | Chapter 1 | | | | Elect | tron Dynamics and CRO | 1-39 | | 1.1 | Electron Dynamics | 2 | | 1.2 | Motion of Charged Particles in Electric and Magnetic Fields | 2 | | 1.3 | Simple Problems Involving Electric and Magnetic Fields Only | 24 | | 1.4 | Principles of CRT | 26 | | 1.5 | Deflection Sensitivity | 29 | | 1.6 | Applications of CRO | 36 | | | Summary | 36 | | | Objective Type Questions | 37 | | | Essay Type Questions | 38 | | | Multiple Choice Questions | 38 | | Chapter 2 | | | | June | ction Diode Characteristics | . 39-134 | | 2.1 | Review of Semiconductor Physics | 40 | | 2.2 | Energy Band Structures | 61 | | 2.3 | Conduction in Semiconductors | | | 2.4 | Conductivity of an Intrinsic Semiconductor | | | 2.5 | Denot Type or n-Type Semiconductors | 67 | |------|---------------------------------------------------------------|-------| | 2.6 | Acceptor Type or p-Type Semiconductors | 68 | | 2.7 | Tonization Energy,,,,,,, | 68 | | 2.8 | Holes and Electrons | 68 | | 2.9 | Mass Action Law | 70 | | 2.10 | Law of Bectrical Neutrality | 70 | | 2.11 | The Fermi Dirac Function | 75 | | 2.12 | Total Current in a Semiconductor | 84 | | 2 13 | Linstein Relationship | 90 | | 2.14 | Continuity Equation | 90 | | 2.15 | The Hall Effect | 92 | | 2.16 | Sermounductor Dinde Characteristics, | 96 | | 2 17 | The p-n Junction Diode in Reverse Bias | 98 | | 2.18 | The p-n Junction Diode in Forward Bias | 98 | | 2.19 | Band Structure of an Open Circuit p-n Junction, | 99 | | 2/20 | The Current Components in a p-n Junction Dinde | 102 | | 2 21 | Law of the Junetion | . 103 | | 2.22 | Diode Current equation | 104 | | 2.23 | Volt-Ampere Characteristics of a p-a Junction diode | . 105 | | 2.24 | Temperature Dependance of p-n Junction Diode Characteristics, | 107 | | 2 25 | Space Charge or Transition Capacitance $C_{\underline{p}}$ | LOR | | 2.26 | Diffusion Capacitance, C <sub>D</sub> | 111 | | 2 27 | Diode Switching Times | 113 | | 2.28 | Break Down Mechanism | 118 | | 2 29 | Zener Diode, ,,, | 119 | | 2 30 | The Tunnel Diode | 120 | | 2.31 | Varactor Diode | 123 | | | Summary | 129 | | | Objective Type Questions | . 130 | | | Essay Type Questions, | 13! | | | Multiple Choice Questions, | 132 | | | | | ## Chapter 3 | Rectif | iers, Filters and Regulators135-184 | |-----------|----------------------------------------| | 3,1 | Rectifiers | | 1.2 | Half-Wave Rectifier | | 3.3 | Full Wave Rectifier ( FWR ) | | 1.4 | Bridge Rectifiers | | 3.5 | Comparison of Rectifier Circuits | | 3.6 | Voltage Doubler Circuit | | 3.7 | Inductor Filter Circuits | | 3.8 | Capacitor Filter | | 3.9 | LC Filter | | 3.10 | CLC or π Filter | | 3.11 | Multiple LC Filters | | 3.12 | Introduction to Regulators | | 3.13 | Terminology | | | Summary 183 | | | Objective Type Questions | | | Essay Type Questions | | | Multiple Choice Questions | | Chapter 4 | | | Trans | istor Characteristics 185-266 | | 4.1 | Bipolar Junction Transistors ( BFT's ) | | 4.2 | Transistor Construction | | 4.3 | The Ebers-Moll Equation 191 | | 4.4 | Types of Transistor Configurations | | 45 | Convention for Transistors and Diodes | | 4.6 | Field Effect Transistor (FET) | | 4.7 | FET Structure | | 4.8 | FET Operation | | 4.9 | JEET Volt-Ampere Characteristics | | 4.10 | Transfer Characteristics of FET | |---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 ] [ | FET Small Signal Model | | 4.12 | FET Tree | | 4.13 | The Depletion MOSFET | | 4.14 | CMOS Structure (Complementary MOS)243 | | 4.15 | Silicon Controlled Rectifier | | 4.16 | Unijunction Transistor (UJT) | | 4.17 | LED's | | 4.18 | Photo Diodes | | 4.19 | Photo Transistors | | | Summary | | | Objective Type Questions | | | Essay Type Questions | | | Multiple Choice Questions | | | | | Chapter 5 | | | - | istor Biasing and Stabilization | | - | istor Biasing and Stabilization | | Trans | ** | | Trans | Transistor Biasing | | Trans<br>5.1<br>5.2 | Transistor Biasing | | Trans<br>5.1<br>5.2<br>5.3 | Transistor Biasing | | Trans 5.1 5.2 5.3 5.4 | Transistor Biasing | | Trans 5.1 5.2 5.3 5.4 5.5 | Transistor Biasing | | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6 | Transistor Biasing | | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7 | Transistor Biasing | | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8 | Transistor Biasing | | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9 | Transistor Biasing 268 Fixed Bias Circuit or (Base Bias Circuit) 270 Bias Stability 271 Thermal bistability 27t Stability Factor 'S' for Fixed Bias Circuit 272 Collector to Base Bias Circuit 273 Self Bias or Emitter Bias Circuit 276 Stability Factor 'S' for Self Bias Circuit 277 Stability Factor S' 278 | | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10 | Transistor Biasing 268 Fixed Bias Circuit or (Base Bias Circuit) 270 Bias Stability 271 Thermal bistability 27t Stability Factor 'S' for Fixed Bias Circuit 272 Collector to Base Bias Circuit 273 Self Bias or Emitter Bias Circuit 276 Stability Factor 'S' for Self Bias Circuit 277 Stability Factor S' 278 Stability Factor S'' for Self Bias Circuit 280 | | 5.14 | Thermistor and Sensistor Compensation | 85 | |--------------|---------------------------------------------------------------------------|----| | 5.15 | Thermal Runaway | 36 | | 5.16 | Stability Factor S " for Self Bias Circuit | 92 | | 5.17 | FET Biasing | 98 | | 5.18 | Basic FET Circuits | 02 | | | Summary | )9 | | | Objective Type Questions | 10 | | | Essay Type Questions | ι0 | | | Multiple Choice Questions | 11 | | Chapter 6 | | | | - | lfiers 313-38 | RA | | 6.1 | Introduction | | | 6.2 | Black Box Theory | | | 6.3 | - | | | 6.4 | Transistor Hybrid Model 31 | | | 6.5 | Transistor in Common Emilier Configuration | | | | Determination of h-Parameters From the Characteristics of a Transistor 31 | | | 6.6<br>6.7 | Common Collector Configuration ( CC ) | | | | Hybrid Parameter Variations | | | 6.8<br>6.9 | Conversion of Parameters From C.B. to C.E. | | | | Measurement of h-Parameters | | | 6.10<br>6.11 | General Amplifier Characteristics 32 | | | 6.12 | Analysis of Transistor Amplifier Circuit Using h-Parameters | | | 6.13 | Comparison of the CE, CB, CC Configurations | | | 6.14 | Small Signal Analysis of Junction Transistor | | | 6.15 | High Input Resistance Transistor Circuits | | | 6.16 | Boot Strapped Darlington Circuit | | | 6.17 | The Cascode Transistor Contiguration | | | | The JFET Low frequency Equivalent Circuits | | | 6.18 | Comparison of FET and BJT Characteristics | 13 | | 6.19 | R. C. Coupled Amplifier | ) | |-----------|---------------------------------------------------------|---| | 6.20 | Concept of $f_{\alpha}$ , $f_{\alpha}$ and $f_{\gamma}$ | š | | | Summary | 5 | | | Objective Type Questions | í | | | Essay Type Questions | , | | | Multiple Choice Questions | ś | | Chapter 7 | | | | Feedl | back Amplifiers 381-421 | ß | | 7.1 | Feedback Amplifiers | 2 | | 7.2 | Classification of Amplifiers 382 | Z | | 7.3 | Feedback Concept | Š | | 7,4 | Types of Feedback | , | | 7.5 | Effect of Negative Feedback on Transfer Gain | 7 | | 7.6 | Transfer Gain with Feedback | ż | | 7.7 | Classifaction of Feedback Amplifiers | j | | 7.8 | Effect of Feedback on Input Resistance | , | | 7.9 | Effect of Negative Feedback on R | þ | | 7.10 | Analysis of Feedback Amphifiers | ÷ | | | Summary | ļ | | | Objective Type Questions | ř | | | Essay Type Questions 426 | ٠ | | | Multiple Choice Questions | ŗ | | Chapter 8 | | | | Oscil | lators | 3 | | 8.1 | Oscillators, | ۲ | | 8,2 | Sinusoidal Oscillators 433 | ı | | 8.3 | Barkhausen Criterion | į | | 8.4 | R - C Phase-Shift Oscillator (Using JFET) | ÷ | | 8.5 | Transistor RC Phase-Shift Oscillator | • | | 8.6 The | General form of LC Oscillator Circuit | 440 | | |-----------------|----------------------------------------------------------|-------|--| | 8.7 Leo | φ Gain | 440 | | | 8.8 Wje | n Bridge Oscillator | 443 | | | <b>8.9</b> Ехр | ression for f | 444 | | | #.10 The | rmistor | 445 | | | 8.11 Sen | ststor | 445 | | | 8.12 Asn | plitude Stabilization | 445 | | | 8.13 App | blications | . 446 | | | | onant Circuit Oscillators | | | | 8.15 Crys | stal Oscillators | 447 | | | - | quency Stability | | | | | Frequency of Oscillations for Parallel Resonance Circuit | | | | | HIZ FET Crystals Oscillator Circuit | | | | | iznary | | | | | ecrive Type Questions | | | | - | ay Type Questions | | | | | tiple Choice Questions | - | | | | | | | | Additional C | Dijective Type Questions (Chapter 1-Rj | 154 | | | Answers to A | Additional Objective Type Questions | 455 | | | Appendices . | | 457 | | | Appendix | -1 Colour Codes for Electronic Components | 458 | | | Appendix | -II Resistor and Capacnor Values | 461 | | | <i>Appendix</i> | • | | | | Appendix | | | | | Appendix | | | | | | -VI Circuit Symbols | | | | | -VII Unit Conversion Factors | 486 | | | Appendir | -VIII American Wire Gauge Sizes and Metric Equivalents | . 489 | | | Answers to C | Objective Type and Multiple Choice Questions | 491 | | | Index | | 501 | | #### SYMBOLS a : Acceleration of electrons (m/sec or cm/sec). B : Magnetic field Intensity (Wb/m² or Tesla) C : Charge of electrons (Coulombs) c : Velocity of light $\approx 3 \times 10^6$ m/sec. d : Distance between the plates in a CRT. D : Distance between the centre of the deflecting plates and screen. D : Diffusion constant: D : Distortion in corput waveform. ε : E = Electric field intensity (V/m or V/cm) f : frequency (Hzs/KHzs/MHzs) F : Force experienced by an electron in Newtons h : Plank's constant = $6.62 \times 10^{-34}$ J-sec. I : D.C. current (mA or μA) i : A.C current (mA or μA) 1 : Current density (A/m² or mA/cm²) K • Rollizman's constant = 8.62 \* 10° 5 eV / 9K $\overline{\chi}$ : Boltzman's constant = 1.38 × $10^{-23}$ J / $^{9}$ K / : Length of deflecting plates of CRT (cms) Distance between the centre of the field and screen (cm or m). l, : Diffusion length m Mass of electron (kgs) M : Mutual conductance n : free electron concentration (No/m³ or No/cm³) N<sub>A</sub> Acceptor Atom Concentration (No./m² or No./cm²) N<sub>D</sub> Donot Atom Concentration (No/m<sup>3</sup> or No/em<sup>3</sup>) p : Hole concentration (No.lem<sup>1</sup> or No.lem<sup>3</sup>) q : Q = Charge of an electron in coulombs = $1.6 \times 10^{-19}$ C s : Spacing between the deflecting plates of CRT (in cms) Stability factor T : Period of rotation (secs or μ sees) V : Accelerating potential or voltage (volts) v : Velocity (m/sec or cm/sec) W : Work function or Energy (eV) y : Displacement of electron on the CRT screen (cms or mms) Y : Admittance (in mhos ()); Z : Impedance (ohms Ω) K.E : Kinetic Energy (eV) PE : Potential Energy (eV) L : Inductor C : Capacitor R : Resistor $\alpha$ : D.C large signal current gain of B3T = $\frac{|C|}{|C|}$ β' : Small signal common emitter forward current gain $\beta$ . D.C. large signal current gain of BJT = $\frac{I_C}{I_B}$ $\beta^*$ : Transportation factor of BJT = $\frac{1}{1}\frac{PC}{PE} = \frac{1}{1}\frac{nC}{nE}$ $\gamma$ : Emitter efficiency of BJT - $\frac{l_{PE}}{l_{E}} = \frac{l_{nE}}{l_{P}}$ γ : Ripple factor in filter circuits <sup>σ</sup>p : Conductivity of p-type semiconductor in (\*\forall /cm or siemens) σn : Conductivity of n-type semiconductor in (δ)/cm or stemens). $\rho$ : Resistivity ( $\Omega$ - cm) θ : Thermal resistance (in W/cm²) 8 : Angle of deflection Volt equivalent of work function (volts). Δ : Incremental value Ω : Resistance (obms) 35 : Conductance (mhos) η : Efficiency (%) Pa : Pennitivity of free space (Pin) $-8.85 \times 10^{-12} \text{ P/m}$ μ . Mobility of electrons or holes (m²/V-sec). $\mu_0$ : Permiability of free space (H/m) = 1.25 × 10 $^6$ H/m σ : Wavelength (A<sup>3</sup>). b, : Input resistance or input impedance $(\Omega)$ . h<sub>i</sub> : Reverse voltage gain h<sub>n</sub> : Output admittance (25) ## Brief History of Electronics In science we study about the laws of nature and its verification and in technology, we study the applications of these laws to human needs. Electronics is the science and technology of the passage of charged particles in a gas or vacuum or semiconductor. Before electromic engineering came into existence, electrical engineering flourished. Electrical engineering mainly deals with motion of electrons in metals only, whereas Electronic engineering deals with motion of charged particles (electrons and holes) in metals, semiconductors and also in vacuum. Another difference is, in electrical engineering the voltages and currents are of very high-kilovolts, and Amperes, whereas in electronic engineering one deals with few volts and mA. Yet another difference is, in electrical engineering, the frequencies of operation are 50 Hortzs/60 Hortzs, whereas in electronics, it is KHzs. MHz. GHzs, (high frequency). The beginning for Electronics was made in 1895, when H.A. Lorentz postulated the existence of discrete charges called *electrons*. Two years fater, J.J. Thomson proved the same experimentally in 1897. In the same year, Braun built the first tube, based on the motion of electrons, and called it Cathode ray tube (CRT). In 1904, Fleming invented the Vacuum diode called 'valve'. In 1906, a semiconductor diode was fabricated but they could not succeed, in making it work. So, semiconductor technology met with prematere death and vacuum tubes flour/shed. In 1912 Institute of Radio Engineering (IRE) was set up in USA to take care of the technical interests of electronic engineers. Before that, in 1884 Institute of Electrical Engineers was formed and in 1963 both institutes merged impone association called IEEE (Institute of Electrical and Electronic Engineers) The first radio broadcasting station was built in 1920 in USA. In 1930, black and white television transmission started in USA. In 1950, Colour television broadcasting was started. The electronics Industry can be divided into 4 categories : Components Transistors, ICs, R, L, C components Communications Radjo, Televising, Telephone - wireless, landline communications Control Industrial electronics, control systems Computation Computers Vacuum Tubes roted the electronic field till the invention of transistors. The difficulty with vacuum tubes was, it generated tot of heat. The filaments get heated to > 2000° k, so that electron emission takes place. The filaments get burnt and tubes occupy large space. So in 1945, Solid State Physics group was formed to invent semiconductor devices in Bell Labs, USA. #### Major milestones in development of Electronics: 1895 H. A. Lorentz - Postulated existance of Electrons 1897. J.f. Thomson - Proved the same 1904 : Fleming invented Vacuum Diode. 1906: De Forest developed Triode 1920: Radio Broadcasting in USA. 1930; Black and White Tolevision Transmission in USA. 1947 : Shockley - invented the junction transistor. (BJT). 1950: Colour Television Transmission started in USA. 1959: Integrated circuit concept was announced by Kilby at an IRE convention. 1969: LSI, IC - Large Scale Integration, with more than 1000 but < 10,000 components perchip (integrated or joined together), device was announced. 1969: SSI 10 - 100 components/chip, LOGIC GATES. FFs were developed. 1970: INTEL group announced, chip with 1000 Transistors (4004m). 1971: 4 bit Microprocessor was made by INTEL group. 1975 · VESt : Very large scale integration > 10,000 components per chip. ICs were made. 1975 : CHMOS - Complimentary High Metal Oxide Semiconductor ICs were announced by INTEL group. 1975 : MSI (Muit/plenam, Address) 100 - 1000 components/chip was developed. 1978: LSI 8 bit microprocessors (µp), ROM, RAM 2000 - 10,000 components/chip. 1980: V1.83 > 1,00,000 components/chip, Ex : 16 bit and 32 bit $\mu$ Ps 1981 - 16 bit μ.p. > 1,00,000 components/chip, Ex : 16 bit and 32 bit μPs. 1982: 400,000 Transistors, (80286) was developed. 1984 : CHMOS ⇒ 2,00,000 components/chip Ex : 16 hit and 32 hit μPs. 1985 : 32 bit $\mu$ p = $\geq$ 4,50,000 components/chip Ex : 16 bit and 32 bit $\mu$ Ps 1986 : 64 bit μ.p. > 10,00,000 components/chip Ex : 16 bit and 32 bit μPs 1987: MMICS Monolithic Microwave Integrated Circuits 1989: 4860 Intel's 64 bit CPU developed. 1990s : ULSI > 500,000 Transistors; Ultra Large Scale Integration. GSI > 1,000,000 Transistors; Giant Scale Integration 1992 : 3 million Transistors, (Pentium series). 1998: 2 Million Gates/Die 2001: 5 Million Gates - Die 2002: I Gigabit Memory Chips 2003: 10 nanometer patterns, line width 2004 : Commercial Super Compter 101. Flip Flops developed. 2010: Neuro - Computer Using Logic Structure Based on Human Brain likely Still Nature is superior. There are 10' cells/cm' in human brain. #### Development of VLSI Technology: 3 μ Technology 0.5 μ Technology į. 0.12 μ Technology ASICS (Application Specific Integrated Circuits) HYBRID ICs. BLCMOS MCMs (Multi Chip Modules): 3-D packages: ## Table showing predictions made in 1995 on VLSI Technology | | 1995 | 1998 | 2001 | 2004 | 2007 | |------------------|------|----------|-------|------------|--------| | Lithography (µ) | 0.35 | 0.25 | 0 18 | 0.12 | 0.1 | | No. Gates/Die - | 800K | 2 M | 5 M | 10 M | 20M | | No. Bits/Die | | ! | | | | | Dram | 64 M | 256 | 1 G | 4 G | 16G | | Sram | 16 M | 64 N , | 256 M | 1 <b>G</b> | 4G | | Wafer Dia (mm) | 200 | 2(10-400 | -400 | -400 | -400 | | Power (µW/Die) | 15 | j ut | 40 | 40-120 | 40-200 | | Power Supply, V. | 3.3 | 2.2 | 2.2 | 1.5 | 1.5 | | Frequency MHz | 100 | 175 | 250 | 350 | 500 | #### In this Chapter, - The path or trajectories of electrons under the influence of Electric Fields, Magnetic Fields and combined Electric and Magnetic Fields are given. - The Mathematical Equations describing the Motion are derived. - The Practical Application of this study in a Cathode Ray Oscilloscope is also given. #### 1.1 ELECTRON DYNAMICS The term Electron Dynamics refers to the analogy between an electron under electric and magnetic fields, and a body falling under gravity. If a shell is fired from a cannon, it traverses a path and falls under gravity. The motion of an electron is similar to the trajectory of a shell. In this chapter, we study the motion of electrons in electric fields and magnetic fields. First we consider only uniform electric fields and then uniform magnetic fields, parallel electric and magnetic fields and then perpendicular electric and magnetic fields. The radius of an electron is estimated as $10^{-15}$ metres and that of an atom as $10^{-10}$ metre. These are very small and hence all charges are considered as Points of Mass. The charge of an electron is $1.6 \times 10^{-19}$ Coulombs. The mass of an Electron is $9.11 \times 10^{-37}$ Kgs. There are two different types of Electron Models. - 1. Classical Model - 2. Wave-Mechanical Model. The assumption that electron is a tiny particle possessing definite mass and charge, is the Classical Model, while the assumption that electrons travel in the form of waves is called the Wave-Mechanical Model. Classical Model satisfactorily explains the behavior of electrons in electric and magnetic fields. For large scale phenomena, such as, electron transaction in a vacuum tube Classical Model gives satisfactory results. But, in the subatomic systems, such as, electron behavior in a crystal or in an atom, classical theory results do not agree with experimental results. Wave-Mechanical Model satisfactorly explains those phenomena. We shall now consider the trajectories of electrons under different conditions. #### 1.2 MOTION OF CHARGED PARTICLES IN ELETRIC AND MAGNETIC FIELDS #### 1.2.1 THE FORCE ON CHARGED PARTICLES IN AN ELECTRIC FIELD The force experienced by a unit positive charge at any point in an electric field is the electric field intensity 'e' at that point. Its units are V/m For unit positive charge, force = 1 × E Newtons. $\therefore$ For a positive charge 'q', the force, $F = q \times \epsilon$ Newtons where F is in Newton's, q is in coulombs, and E in V/m But by Newton's Second Law of Motion, $$\begin{array}{lll} F &=& m \times a \ \ \text{and} \ \ F = q \times \epsilon \\ \\ m \times \frac{dv}{dt} &=& q \times \epsilon \end{array} \qquad \underbrace{, \quad a = \frac{dv}{dt}} \label{eq:equation_for_fine_state}$$ By solving this equation, the trajectory of the electron in the electric field can be found out. $$\varepsilon = +\frac{V}{d}$$ ......(1.1) For accelerating potential, considering electron charge as e, $$F = -e \times e$$ In this case negative sign indicates that force is opposite to the direction of E. Let A and B are two horizontal plates, separated by distance 'd' as shown in Fig 1.1. Let V be the applied potential. The direction of electric field is always from positive to negative. So in this case it is acting downwards and is e = V/d. The electric field will be uniform if 'V' is the same. Suppose an electron is present in the electric field and it is desired to investigate its trajectory: Fig 1.1 Direction of electric field. Let the initial velocity = $v_{0x}$ and displacement = $x_0$ i.e., at t=0, $v_x=v_{0x}$ , $x=x_0$ . According to Newton's law, $$F = m \times a_x$$ and $F = e \times e$ $e \times e = m \times a_x$ (considering only magnitude negative sign is omitted) $a = \frac{e \times e}{m}$ ......(12) e. m and by assumption a are constant. c - Electric field intensity $$\therefore \qquad \frac{dv}{dt} = \frac{e \times \epsilon}{m} \qquad (\because \quad a = \frac{dv}{dt}, v \text{ is velocity in m/sec.})$$ Integrating, $$v = \frac{e \times \epsilon}{m} \times t^{-t} \text{ constant.}$$ At $$t = 0, v = v_0$$ $$v_0 = \text{constant.}$$ Therefore, expression for $$\mathbf{v} = \frac{\mathbf{e} \times \mathbf{v}}{\mathbf{m}} \times \mathbf{t} + \mathbf{v}_0 \times \mathbf{v}_0 + \mathbf{a}\mathbf{t}$$ $$\mathbf{v} = \mathbf{v}_0 + \mathbf{a}\mathbf{t}$$ $$\frac{\mathbf{d}\mathbf{x}}{\mathbf{d}\mathbf{t}} = \mathbf{v} + \mathbf{v}_0 + \mathbf{a}\mathbf{t}.$$ By Integrating again, $$x = v_0 t \cdot \frac{at^2}{2} + constant.$$ At $t = 0$ , $x - x_0 = constant$ . $$x = v_0 t + \frac{at^2}{2} + x_0$$ $$x = x_0 + v_0 t - \frac{at^2}{2}$$ .......(1.3) This is the expression for x or the trajectory of the electron at any instant of time "1". This is under the assumption that *acceleration* is constant or electric field $\varepsilon$ is constant (uniform electric field). Some solved numerical problems are given here, which will explain the trajectory of the electrons in terms of mathematical equations. #### Problem 1.1 An electron starts at rest on one plate of a plane parallel capacitor, whose plates are 5 cm apart. The applied voltage is zero at the instant the electron is released, and it increases linearly from 0 to 10v in 0.1 m sec. - If the opposite plate is positive, what is the speed that the electron obtains in 50 n sec? - 1. Where will it be at the end of this time? - 3. With what speed will the electron strike the positive plate? #### Solution The voltage applied is a ramp voltage. It is increasing linearly. At any instant, "I" voltage applied = $$\frac{V \times t}{T}$$ (Fig. 1.2.) Electric field intensity at 50 asec is, Fig 1.2 For problem 1.1. $$c = -\frac{V}{d} \times \frac{t}{T} = \frac{10}{5 \times 10^{-7}} \times \frac{t}{10^{-7}} = 2 \times 10^{9} \text{ t V/m}$$ $$\frac{e}{m} = 1.76 \times 10^{-1} \text{ C/Kg}$$ $$a = \frac{e \times e}{m} \div (1.76 \times 10^{11}) (2 \times 10^{9}) = 3.52 \times 10^{20} \times 1 \text{ m/sec}^{2}$$ $$u = \frac{t}{10^{-4} t} = \frac{3.52 \times 10^{20} t^{2}}{10^{20} t^{2}} = 1.76 \times 10^{20} \text{ m/s}^{2} = 20000$$ Velocity $$v = \int_{0}^{t} dt = \frac{3.52 \times 10^{20} t^{2}}{2} = 1.76 \times 10^{20} \times t^{2} \text{ m}^{2}/\text{sec}$$ At $t = 50 \text{n.sec}, v = 4.4 \times 10^{5} \text{ m/sec}$ 2. $$\mathbf{x} = \int_{0}^{t} \mathbf{v} dt = \frac{1.76 \times 10^{20} t^{2}}{3} = 5.87 \times 10^{19} t^{3} \text{m}, \mathbf{v} = \text{velocity}$$ At $$t = 5 \times 10^{-8} \text{ sec.}$$ $$\mathbf{x} = 7.32 \times 10^{-3} \text{ m} = 0.732 \text{ cm.}$$ To find the speed with which the electron strikes the positive plate, the time that it takes to reach the positive plate is, $$x = 5.87 \times 10^{19} \, t^{3} \text{ m}$$ $$t = \left(\frac{x}{5.87 \times 10^{19}}\right)^{\frac{1}{14}} = \left(\frac{0.05}{5.87 \times 10^{19}}\right)^{\frac{1}{14}} - 9.46 \times 10^{-8} \text{ sec}$$ $$\Rightarrow = 1.76 \times 10^{20} \, t^{2} = 1.76 \times 10^{20} \, (9.46 \times 10^{-8})^{2} = 1.58 \times 10^{6} \, \text{m/sec}.$$ #### 1.2.2 POTENTIAL A potential of V volts at point B with respect to point A, is defined as the work done in taking unit positive charge from A to B, against the electric field. a = Acceleration, a = Electric Field Strength in V/m $$a = -\frac{e \times e}{m}$$ considering negative sign for an electron. $$\frac{dv}{dt} = -\frac{e \times e}{m}$$ $$\frac{dv}{dt} = -\frac{e \times e}{m}$$ Multiplying the above expression with dx and then integrating on both sides, we get $$[-\frac{e\times n}{m}](dx) = +\frac{e}{m}[[e](dx) = -\frac{e^{-\frac{x}{2}}}{m}\frac{v}{x_0^2}](u)dx = \int_{V_0}^V \frac{dv}{dt} \times v \,dt = \int_{V_0}^V v \,dv$$ The integral $\frac{\lambda}{i} \approx d\lambda$ represents the work done by the field in carrying unit positive charge from $x_0$ to x. ٠. : By definition, $$V = -\frac{x}{x_0} \epsilon dx$$ $$\left[ \sqrt{x_0^2} \right]^4$$ $$eV = m \left[ \frac{v^2}{2} \right]_{v_0}^{v}$$ $$eV = (4) \times m \times (v^2 - v_0^2)$$ The energy eV is expressed in Joules. Force experienced by the electron The Equation of Motion is, $$\mathbf{m} \times \frac{d^2 y}{dt^2} = \mathbf{e} \times \mathbf{E}$$ $$\frac{d^2 y}{dt^2} \pm \frac{\mathbf{e} \times \mathbf{E}}{\mathbf{m}}$$ $$\frac{dy}{dt} = \frac{\mathbf{e} \times \mathbf{E}}{\mathbf{m}} \times 1 \pm \mathbf{constant} \quad (C_1)$$ At $$t = 0$$ , $y = 0$ , $y = 0$ $\therefore$ constant = 0 $$\frac{dy}{dt} = v = \frac{e \times v}{m} \times 1$$ $$y = \frac{e \times v}{m} \times \frac{v^2}{2} + C_2 \qquad C_2 \text{ is also zero}$$ $$\therefore \qquad y = \frac{e \times v \times v^2}{2m}$$ $$\therefore (1.4)$$ This is the Equation of Motion. What is the *Fransit Time* x? It is the time taken by the electron to travel a distance 'd' between the plates. At $t = \tau$ , y + d. Average velocity = $\sqrt{\frac{e \times V}{2 \times m}}$ since time = distance / velocity $$\tau = Distance / Average Velocity.$$ (Even if we use $v = u - at$ Average Velocity = $\frac{v_{\text{final}} + v_{\text{initial}}}{2}$ expression, we get the same result.) $$v_{initial} = 0$$ $$\triangle Average Velocity = \frac{v_{\text{final}}}{2}$$ $$\therefore \qquad \boxed{\mathbf{v}_{\text{total}} = 2 \times \sqrt{\frac{\mathbf{e} \times \mathbf{V}}{2 \times \mathbf{m}}} = \sqrt{\frac{2\mathbf{e} \mathbf{V}}{\mathbf{m}}} \qquad \dots \dots (1.6)}$$ What is the K.E of the electron when it reaches plate A ? K.E = $$(\frac{V_2}{2}) \text{ mv}^2$$ $$\mathbf{v} = \left(\frac{\mathbf{e} \times \mathbf{f}}{\mathbf{m}}\mathbf{1}\right), \mathbf{g} = \frac{\mathbf{v}}{\mathbf{d}}$$ $$\mathbb{K}.E. = (\%) \times m \times \left[ \frac{e \times V \times t}{d \times m} \right]^2 = (\%) m \times \left[ \frac{e \times \epsilon}{m} t \right]^2$$ But the expression for y, the displacement in the y-direction. $$y = \frac{e^{x \cdot \epsilon}}{m} 1^{2}$$ $$K.E = ( \frac{V_{\epsilon}}{2} ) m \times \frac{e^{2} \times e^{2} \times t^{2}}{m^{2}} = e \times e \times \frac{e \times e \times t^{2}}{2 \times m} = e \times e \times y$$ when $$y = d, e = \frac{V}{d}$$ $$K.E = e \times \frac{V}{d} \times d = e \times V \quad \text{Electron Volts}$$ when $$V = 1 \text{ volts}.$$ $$K.E = 1.6 \times 10^{-19} \times 1V = 1.6 \times 10^{-19} \text{ Joules}$$ or $$K.E = (\frac{V_{\epsilon}}{2}) \text{ mins}$$ $$V_{\text{final}} = \sqrt{\frac{2 \times e \times V}{m}}$$ $$\mathbb{K}.E. = (\%) \times m \times \frac{2 \times e \times V}{m} = e \times V \text{ Electron Volts.}$$ If the electron starts at rest, with initial velocity = 0, then the final velocity v is given by, $$v = \left(\frac{2 \times e \times V}{m}\right)^{12} = \left(\frac{2 \times 1.6 \times 10^{-19}}{9.1 \times 10^{131}}\right)^{6} \text{ , } V^{15}$$ $$v = 5.93 \times 10^5 \text{ V}^{3/3} \text{ m/sec}$$ $\mathbf{c} \times \mathbf{V} = (1/2) \, \mathbf{m} \mathbf{v}^2$ Thus if an electron falls through 1V, its final speed is $5.93 \times 10^5$ m/sec. #### 1.2.3 ELECTRON VOLTS Joule is the unit of energy in MKS systems; I watt = IJ/sec In electronics, Joule and even Erg is a large unit. So another unit of energy, "eV" electron volt is defined. If an electron falls through a potential of one volt, its energy is $$||eV| = (1.6 \times 10^{-19} \text{ C}) \times (||IV||)$$ $||I|eV| = 1.6 \times 10^{-19} \text{ Louiss}||$ #### 1.2.4 Relation Between $\epsilon$ and V : (Field Intensity and Potential) The definition of potential is the work done in moving unit positive charge from $x_0$ to x. To put this in mathematical form, $$V = -\int_{x_0}^{x} c dx = -\epsilon (x - x_0)$$ Negative sign is to indicate that the work is done against the field. The integral gives the work done. $$\epsilon_x = \frac{-V}{\left(x-x_0\right)} = \frac{-V}{x}$$ Negative sign is for work done on a positive charge, against the field. For electrons the electric field $$\varepsilon = \pm V/d$$ But this is true when V and 'd' are small and V is uniform. If V is not uniform, incremental change is to be considered. $$\varepsilon = -\frac{dv}{dx}$$ #### 1.2.5 Two DIMENSIONAL MOTION Let A and B be two parallel plates. A is at a positive potential + V, with respect to B. Let 'd' be the distance between the plates. Let an electron $\gamma$ enter the plates at point $\Theta$ , with initial velocity $v_{\rm ex}$ (Fig. 1.3.) So what is the motion of the particle? $$v_* = \text{velocity in the } x \text{ direction}$$ The initial conditions $$\begin{vmatrix} \mathbf{v}_{x} - \mathbf{v}_{\text{obs}}, & \mathbf{x} = 0 \\ \mathbf{v}_{y} = 0, & \mathbf{y} = 0 \\ \mathbf{v}_{z} = 0, & \mathbf{z} = 0 \end{vmatrix}$$ at $t = 0$ Fig. 1.3 Two Dimensional motion. Since, there is no force in the z direction, acceleration in that direction is zero, so the component of ivelocity in that direction remains constant. The acceleration along a direction is also zero. So velocity along the xidirection is constant There is no electric field along the x-direction. $$\frac{dx}{dt} = v_{0x} - x = \int v_{0x} dt$$ $$x = v_{0x} + t \qquad ........(-1.7)$$ As the field is acting downwards, there is constant acceleration along yieldirection. $$\begin{array}{ll} \triangle & v_y = a_y \times t \\ & \frac{dy}{dt} = v_y = a_y \times t \\ \\ \triangle & y = \int a_y \, t \, dt = a_y \times \frac{t^2}{2} \end{array}$$ But $$\begin{array}{ll} a_y = -\frac{e \epsilon_y}{m} \; \text{and} \quad \epsilon_y = -\frac{V}{d} \end{array}$$ $$\Rightarrow \qquad a_y = \frac{eV}{dm}$$ $$\therefore \qquad y = \chi_2 \times \frac{eV}{dm} t^2$$ $$But \qquad t = \frac{x}{V_{ex}}$$ $$\therefore \qquad y + V_2 \times a_y \times \frac{x^2}{V_{ex}^2} = \chi_2 \times \left[ \frac{eV}{dm} \frac{x^2}{V_{ex}^2} \right]$$ #### Problem 1.2 Two plane parallel plates are kept 8mm apart. A sinusoidal voltage $V \sim 1.5$ Sin $\omega t$ , with a frequency of 60 MHz is applied between the plates. An electron is emitted from one plate when the voltage of the other is becoming positive. Find the maximum speed acquired by the electron and position of the applied A.C. voltage point when this occurs? #### Salution $$\frac{d^2x}{dt^2} = \frac{-es}{m} + \frac{-e}{m} \cdot \frac{V_{max}}{d} \cdot \frac{Sin \cdot \omega t}{d}$$ $$s = \frac{1.5 \cdot Sin \cdot \omega t}{d}$$ $$\frac{dx}{dt} = \frac{e}{m} \cdot \frac{V_{max}}{d} \cdot \frac{Cos \cdot \omega t}{\omega} + k$$ $$t = 0, \frac{dx}{dt} = 0 \text{ and } Cos \cdot \omega t = 1$$ $$\therefore \qquad \frac{e}{m} \cdot \frac{V_{max}}{d} \cdot \frac{1}{\omega} = -k$$ $$\therefore \qquad \frac{dx}{dt} = \frac{e}{m} \cdot \frac{V_{max}}{d} \cdot \frac{Cos \cdot \omega t}{\omega} = \frac{e}{m} \cdot \frac{V_{max}}{d\omega}$$ By inspection, this is maximum when Cos mt = -1 or s $$\cos \omega_1 = -1 \text{ or } \omega t + \pi.$$ The maximum value of velocity is $$\frac{dx}{dt} = -2 \frac{e}{m} \frac{V_{max}}{dw}$$ $$= \frac{2 \times 1.6 \times 10^{-19} \times 1.5}{9.1 \times 10^{-19} \times 2\pi \times 60 \times 10^{6} \times 8 \times 10^{-9}}$$ $$= 1.75 \times 10^{5} \text{ m/sec.}$$ #### Problem 1.3 An electron starts at the negative plate of a plane parallel plate capacitor across which a voltage of 2000 V is applied. The distance between the plates is 3 cm. - How long has the electron been travelling when it acquires a speed of 10<sup>7</sup> m/sec? - How for has the electron travelled before it acquires this speed? - 3. What potential has the electron fallen through when it acquire this speed? #### Solution 1. $$F = e \times e = m \times \frac{d^{2}y}{dt^{2}}$$ $$\frac{dy}{dt} = \frac{e \times e}{m} \times t$$ $$\varepsilon = \frac{2000}{3} \text{ V/cm} \qquad e = 1.6 \times 10^{-19} \text{C} \qquad m = 9.1 \times 10^{-31} \text{kg}$$ $$\frac{dy}{dt} = v = 10^{7} \text{ m/sec}.$$ $$t = ?$$ $$t = ?$$ $$t = \frac{v \times m}{e.s} = \frac{10^{7} \times 9.1 \times 10^{-31} \times 3 \times 10^{-2}}{1.6 \times 10^{-19} \times 2000} = 8.5 \times 10^{-10} \text{ sec}$$ 2. $$y = \frac{e \times e}{m} \times \frac{t^{2}}{2}$$ $$At t = 8.5 \times 10^{-10} \text{ sec}.$$ $$y = (d) = \frac{1.6 \times 10^{-19} \times 2000 \times 1 \times \left(8.5 \times 10^{-19}\right)^{7}}{9.1 \times 10^{-19} \times 3 \times 10^{-2} \times 2} = 0.42195 \text{ cm}$$ 3. Electric Field Intensity = $\frac{2000}{3}$ V/cm. The electron has travelled a distance of y cm = 0.42195 cms .. Potential drop = $$\binom{2000}{3} \times 0.42195 \text{ cm} = 281.3 \text{ Volts.}$$ Motion of an electron in uniform retarding electric field, when the initial velocity is making an angle $\theta$ with the field Plate A is at negative potential with respect to plate B as shown in Fig. 1.4. So it is retarding potential. An Electron with initial velocity $v_0$ is making an angle $\theta$ , with the field. Fig. 1.4 Retarding electric field. Initial Conditions: At t = 0. $$v_y = v_y \cos \theta \; ; \quad v_x = v_a \sin \theta \; ; \quad y = 0 \; , \quad x = 0 \; .$$ $$\varepsilon = -\frac{V}{d} \; \left( \text{ because V is } - \text{ve} \; \right) \qquad m \times \frac{d^2 y}{dt^2} = e \times \varepsilon$$ $$\therefore \qquad \frac{d^2 y}{dt^2} = \frac{e \times \varepsilon}{m} \qquad \frac{dy}{dt} = \frac{e \times \varepsilon}{m} \times t + C_1$$ $$C_1 + v_a \cos \theta$$ $$\therefore \qquad \frac{dy}{dt} = \frac{e \times \varepsilon}{m} \times r + v_a \cos \theta$$ $$y = \frac{e \times \varepsilon}{m} \times \frac{t^2}{2} + v_a \cos \theta + C_2 \qquad \text{But, } C_2 = 0$$ $$\therefore \qquad \frac{e \times c \times t}{2m} + v_a \cos \theta + C_3 \qquad \text{mus, } C_3 = 0$$ $$\therefore \qquad \frac{d^2 x}{dt^2} = 0 \qquad \dots$$ Force along the x direction is zero, since the electron is not moving in 'x' direction. However, it goes up because of the initial velocity. $$\frac{dx}{dt} = \mathbf{v}_x = C_1 = \mathbf{v}_0 \cdot \sin \theta$$ $$\mathbf{x} = \mathbf{v}_0 \cdot \mathbf{Sin} \cdot \theta$$ To find $y_m$ the maximum displacement in the 'y' direction. At $y = y_m$ , $v_y = 0$ . The expression for $v_y$ is $v_y = \frac{c \times c \times t}{m} + v_0 \cos \theta$ Let at $t = t_1$ , $y = y_m$ . $$t_1 = -\frac{v_0 \cos \theta}{\left(e \times \frac{\epsilon}{m}\right)}$$ But, $$y = \frac{e \times \epsilon}{m} \times \frac{e^2}{2} + v_0 |_1 \cos \theta$$ Substitute this value of 1, $$y_m = \frac{e \times e}{m} \times \frac{v_0^2 \cdot Cos^2 \theta}{e^2 \cdot \frac{v^2}{2} \times 2} \times \frac{v_0^2 \cdot Cos^2 \theta}{\left(\frac{e \cdot e}{m}\right)}$$ $$y_m = -y_0 \frac{v_0^2 \cdot Cos^2 \theta}{\frac{e \times e}{m}}$$ Let the initial velocity $\mathbf{v}_{n}$ be due to some accelerating potential $\mathbf{V}_{n}$ $$\begin{aligned} \mathbf{v}_{o} &= \sqrt{\frac{2eV_{o}}{m}} \\ \mathbf{e} &= -\frac{V_{o}}{d} \\ \mathbf{f} &= \mathbf{f} &= \mathbf{f} &= \mathbf{f} \\ \mathbf{f} &= \mathbf{f} &= \mathbf{f} &= \mathbf{f} \end{aligned}$$ Fig 1.5 Parabolic path. To find $$x_m$$ At $$t = t_p, x = x_m/2$$ $$x = v_m t \sin \theta \qquad t_p = \frac{-v_0 \cos \theta}{\left(\frac{e \cdot e}{m}\right)}$$ $$\therefore \qquad \frac{x_m}{2} = v_0 \left(\frac{-v_0 \cos \theta}{\frac{e \cdot e}{m}}\right) \sin \theta$$ If the velocity $\boldsymbol{v}_{o}$ is due to an accelerating potential of $\boldsymbol{V}_{o}$ $$v_{si} = \sqrt{\frac{2eV_{si}}{m}} \quad \text{and} \quad s = -\frac{V_{si}}{d}$$ $$\therefore \quad x_{m} = \frac{2eV_{bi} \cdot d.m}{e.V.m} \cdot \sin 2\theta$$ $$x_{\rm m} = \frac{2V_0}{V} \text{ d Sin20}$$ ....... (-1.9-) The trajectory of the electron is as shown in Fig. 1.5. $y_m$ is the maximum displacement in the "y" direction and $x_m$ is the maximum displacement in (x') direction. #### Problem 1.4 The electron shown in Fig. 1.6 has an initial velocity due to an energy of 10 eV, directed as shown. P and Q are conducting plates. Find the potential V to be placed on electrodes P and Q, which will cause the electron to reach point $\mathbb{D}$ . Fig 1.6 For problem 1.4. #### Solution $$x_{eq} = \frac{2V_S}{V} \times d \times \sin 2\theta$$ $$V_c = 10 \text{ volts.} \quad \text{Since, energy is } 10 \text{ eV}$$ $$V = ? \quad x_m = 2 \text{ cm} \quad d = ? \quad \theta = 45^{\circ}$$ $$2 = \frac{2 \times 10}{V} \times dx \times \sin 90^{\circ}$$ $$V = 10 \text{ d Volts}$$ #### 1.2.6 CURRENT DENSITY It is denoted by J. It is defined as the current per unit area of the conducting medium. Assuming a uniform current distribution, $J=\frac{1}{A}$ , where J is $amp/m^2$ and A is the C.S.A $(m^2)$ . But $1 = \frac{N e}{T}$ where N is the total number of electrons contained in a conductor of length L. If an electron takes a time T see to travel a distance of L m in the conductor, the total number of electrons passing through any cross section of wire in unit time is : Total Number of electrons in a conductor - N The charge per second passing through any point $=\frac{Ne}{T}$ But rate of change of charge is current, $1 = \frac{Nc}{T}$ . J is the Current Density in Amp / m<sup>2</sup> Выt $$Time = \frac{Distance}{Velocity} = \frac{L}{v}$$ $\therefore$ T can be replaced by $\frac{L}{v}$ . So. $$J = \frac{Nev}{Al}$$ But $L \times A$ is the volume of the conductor, containing N electrons. $\therefore = \frac{N}{1/A}$ gives the electron concentration = n/N<sub>o</sub>/m<sup>3</sup> Total Number of electrons in a conductor - N i.e., electrons/m<sup>3</sup>, Thus. $$n = \frac{N}{LA}$$ $$J = n e v$$ But $n \times e = charge density in Coulombs/m<sup>3</sup> = p$ p the charge density is the electric charge in coulombs per unit volume ( m<sup>3</sup> )v is velocity in m/sec $$J = \frac{I}{A}$$ $$I = \frac{Ne}{I}$$ $$I = \frac{Ne}{I}$$ $$I = \frac{Ne}{A \times I}$$ $$I = \frac{L}{V}$$ $$I = \frac{L}{V}$$ $$A \times L = \text{volume of the conductor}$$ $$\frac{N}{A \times L} = \text{Electron Concentration per unit volume 'n'}.$$ #### 1.2.7 FORCE IN A MAGNETIC FIELD If a conductor of length L, carrying current I is situated in a magnetic field of intensity B wb/m² or tesla, the force F acting on the conductor is $$|\mathbf{F}_{in} = \mathbf{B} \times \mathbf{I} \times \mathbf{I}$$ . Newtons .......... (1.12.) Where B is in wb/m2, I in amps. L in meters and F is in Newtons. B is the magnetic field strength in Webers per unit area ( $m^2$ ) In the above equation 1.8, assume that I and B are perpendicular to each other. Let N = No. of free electrons in a conductor L = length of the conductor in meters T - The time taken by the electron to travel a distance of L meters Total no. of electron passing through conductor in unit time = $N/\Gamma$ Rate of flow of charge = $\frac{Nc}{T}$ This by definition is current I. $$\therefore \qquad 1 - \frac{\sqrt{e}}{T}.$$ Force due to magnetic field is, $$T = B \mid L = \frac{\theta \times Ne}{T} \times L$$ But $$\frac{L}{\tau} \equiv \mathbf{v} \cdot \mathbf{velocity} \text{ in m/sec.}$$ Force experienced by each electron due to magnetic field, $$F_m = Bev$$ Newtons #### 1.2.8 MOTION IN A MAGNETIC FIELD Case (i) Electron at rest : No offect $$F_{m} = Bev, v = 0$$ $$F_{m} = 0$$ f<sub>w</sub> will be there, only when B and v are perpendicular to each other. Case (ii) Hectron moving parallel to the field : No effect. B and v should be perpendicular to each other. Case (iii) Electron moving perpendicular to the field: Motion is a circle. Case (iv) Electron vehicity making an angle '6' with the field: Motion is helix. A particle whose initial velocity has no component perpendicular to a uniform magnetic field will continue to move with constant speed along the times of the flux 1.ct, B = flux density wh/m<sup>2</sup>, direction being along the neutral axis $(z \cdot axis)$ perpendicular to paper. v = velocity of the electron along x - axis. f = force acting on the particle or electron in the y - axis. Fig 1.7 Motion in magnetic field. The path described is a circle since it is analogous to a mass fied to a rope, twisted and related the motion of the mass. v and B are constant in magnitude since $f_m$ is constant in magnitude and perpendicular to the direction of motion of the particle. This type of force resolution is motion in a circuluar path with constant speed. To find the radius of the circle, a particle moving in a circular path with a constant speed v, has an acceleration toward the center of the circle of magnitude $v^2/R$ where R is the radius of the path in meters. Then, $$\frac{mv^2}{R} = e B v = F$$ $$R = \frac{mv}{B e}$$ $$v = \sqrt{\frac{2e V_0}{m}}$$ $$R = \frac{m}{B \cdot e} \sqrt{\frac{2e V_0}{m}} = \frac{1}{B} \sqrt{\frac{2m}{e} V_0}$$ $$R = \frac{3.37 \times 10^{-8}}{B} \sqrt{V_0} \cdot m$$ $$T = period of rotation,$$ $$T = 2\pi \frac{R}{v} = \frac{Circumference}{Velocity} = \frac{Distance}{Velocity}$$ out $$R = \frac{mv}{Bc}$$ $$I = \frac{2\pi mv}{Bcv} = \frac{2\pi m}{Bc}$$ : Substituting values of $\pi$ , $m$ and $c$ , $$\Gamma = \frac{35.5}{B} \times 10^{-12} \text{ sec}$$ The time period is independent of speed or radius. This means that fast moving particles describe large circles and slow moving particles describe small circles. But the time taken by them to describe those circle is same Initial velocity is making an angle '0' with the field : vithe initial velocity is making an angle '0' with B. 'B' is in z plane. If we resolve vialong horizontal and perpendicular axis, vicos 0 is along the axis of B, visin $\theta$ is perpendicular to B. Fig. 1.8 Initial Velocity making an angle 0. $$\begin{array}{lll} \triangle & & \text{force due to } v \text{ Cos } \theta = 0, \\ \text{I due to } Sin\theta \text{ impact is } v \text{ Cos } 0 \\ \text{force } \in \text{B.e.} (v \mid Sin \mid \theta) & \triangle & v \in v \text{ Sin } \theta \\ & & \text{f.} = \frac{m \, v^2 \, Sin^2 \, \theta}{R} & \triangle & \text{f.} = \frac{m \, v^2}{R} \\ \triangle & & \text{H.e.} = \frac{m \, v \, Sin \mid \theta}{R} \\ \triangle & & \text{H.e.} = \frac{m \, v \, Sin \mid \theta}{R} \\ & & \text{R.e.} = m \, v \, Sin \mid \theta \mid H.e. \end{array}$$ If the initial velocity v is due to potential V, $$\mathbf{v} = Velocity, \, \mathbf{v} = \sqrt{\frac{2 \cdot e^{-}V_0}{m}}$$ $$\begin{split} R &= \frac{m}{e} \cdot \frac{1}{\theta} \left[ \sqrt{\frac{2e \, V_0}{m}} \right] \, \text{Sin } \theta \\ R &= \frac{1}{B} \, \sqrt{\frac{2m}{e}} \, \sqrt{V_0} \, \, \text{Sin } \theta \, = \, \frac{3.37 \times 10^{-16}}{B} \left[ \sqrt{V_0} \, \right] \, \text{Sin } \theta \end{split}$$ T - Period of rotation $$T = \frac{2\pi R}{v \sin \theta}$$ $$R = \frac{m v \sin \theta}{Bc}$$ $$T = \frac{2\pi m}{Bc v \sin \theta} = \frac{2\pi m}{Bc}$$ $$T = \frac{35.5}{B} \text{ picoseconds } (p \text{ sec.})$$ If P is the pitch of the helix, $$P = v \cos \theta$$ . T The distance covered along the B direction in one revolution is called the pitch of the helix. $$T = \frac{2\pi R}{v \sin \theta}$$ $$R = \frac{m \cdot v \sin \theta}{e B}$$ $$T = \frac{2\pi m}{e B}$$ $$P = \sqrt{\frac{2e V_0}{m}} = \frac{2\pi m}{e B} \cdot v \cos \theta$$ $$= \frac{21.2 \times 10^{-6}}{e B} \cdot \sqrt{V_0} \cdot \cos \theta$$ Therefore, the motion is helix because of v Cos $\theta$ electron moves in that direction in a straight line, and because of v Sin $\theta$ , it will describe a circle. ## Problem 1.5 An electron initially at rest is accelerated through a 2 KV and then enters into a region in which a magnetic field of flux density 0.03 wb/m<sup>2</sup> is maintained. The field region is confirmed between two parallel planes, 3 cm apart perpendicularly to the initial path. Determine the distance between this initial path axis and the point at which the electron leaves the field region assuming that all the trajectory is within a vacuum. #### Solution E is the point where the electron enters the magnetic field. EA is the arc of the circle of radius OA, EA is the path of electorn because of the effect of magnetic field. OAC is right angled triangle OC = 3 cm. AD? $$\frac{m v^2}{R} = B e v \qquad \text{or} \qquad R = \frac{m v}{e B}$$ $$\mathbf{v} = \sqrt{\frac{2\mathbf{eV}}{m}}$$ $$R = \frac{m}{eB} \sqrt{\frac{2eV}{m}} = \sqrt{\frac{2mV}{e}} \cdot \frac{1}{B}$$ Radius of the circle, $$OA = \sqrt{\frac{2 \times 9.1 \times 10^{-31} \times 2 \times 10^{3}}{1.6 \times 10^{-19}}} \times \frac{1}{0.03}$$ Fig 1.9 For Problem 1.5. R = 5 cm But $$CD = OE = Radius of the circle OA$$ $$\therefore$$ AD = 5 cm $\cdot$ 4 cm = 1 cm The centre should be along the OE only since E is a part on the circle and A is also a point of the circle. Therefore the centre cannot lie any where else except along OE. ## Problem 1.6 An electron finds itself at rest at electrode B as shown in Fig.1.10. A voltage pulse as shown in Fig. 1.11 of amplitude 100 volts and direction of $0.01 \times 10^{-6}$ sec is applied so that electrode A becomes positive with reference to B. If the distance between A and B is 5 cm, and the plates could be assumed to have a geometry starting from the fundamentals, calculate the transit time of the electron. Fig 1.10 For Problem 1.6. Fig 1.11 For Problem 1.6. ## Solution The electron will move to a distance d, when the pulse is applied. After the pulse is removed, the electron will continue to move with the velocity it has acquired at the end of time $t_p$ , i.e., 0.0) a sec. It will move a distance of $d_p$ . $$d_1 + d_2 = \tilde{S} \text{ cm}$$ Let, d, be the distance travelled in 0.01 µ Sec $$d_1 = \frac{e}{m} \cdot \frac{V}{d} \times \frac{r^2}{2}; \qquad \frac{V}{d} = \frac{100}{5 \times 10^{-2}};$$ $$d_1 = 1.758 \times 10^{11} \times \frac{100}{5 \times 10^{-2}} \times \frac{\left(10^{-8}\right)^2}{2} + 1.758 \times 10^{-2} \text{m};$$ $$d_2 = (5 - 1.758) \cdot 10^{-2} \text{m};$$ $$d_3 = (5 - 1.758) \cdot 10^{-2} \text{m};$$ Velocity of the electron at the end of the time $t_s = 0.01 \times 10^{-6}$ Sec. $$v = \frac{c}{m} \times \frac{V}{d} \times t_1$$ $$= 1.758 \times 10^{11} \times \frac{100}{5 \times 10^{-2}} \times 10^{-8}$$ $$= 3.52 \times 10^{6} \text{ m}$$ $$t_2 = \frac{d}{V} = \frac{3.24 \times 10^{-2}}{3.52 \times 10^{6}} = 0.9 \times 10^{-8} \text{ sec}$$ $$\therefore \text{ Total transis time } \tau = \tau_1 + \tau_2 = 1.9 \times 10^{-13}$$ $$= 19 \text{ n. Sec}$$ ## Problem 1.7 The distance between the plates of a plane parallel capacitor is 1 cm. An electron starts at rest at the negative plate. If a direct voltage of 1000 v is applied how long will it take the electron to reach the positive plate? ## Solution $$y = \frac{c}{2m}$$ $$\varepsilon = \frac{V}{d} = \frac{1000}{1 \times 10^{-2}} = v/m$$ $$h = ?$$ $$y = d = 1 \text{ cm}.$$ $$1 = \sqrt{\frac{2m}{et}}$$ $$= \sqrt{\frac{12 \times 9.1 \times 10^{-31} \times 1 \times 10^{-2} \times 1 \times 10^{-2}}{1.6 \times 10^{-19} \times 1000}}$$ $$= \sqrt{11.375 \times 10^{-19} \times 3.37 \sqrt{10^{-19}}}$$ $$= 30.65 \times 10^{-9} \text{ Sec.}$$ #### Problem 1.8 An electron is emitted from a thermionic cathode with zero initial velocity and at a potential of 300 V. Calculate the final velocity. ## Solution $$\begin{aligned} V_{\text{torus}} &= \sqrt{\frac{2eV}{4n}} \\ V &= 1000 \text{ V}, \\ &= \sqrt{\frac{2 \times 1.6 \times 10^{-14} \times 1000}{9.1 \times 10^{-71}}} = \sqrt{351.6 \times 10^{17}} \\ &= 18.75 \times 10^6 \text{ m/Sec.} \end{aligned}$$ ## 1.2.9 MOTION OF AN ELECTRON IN COMMINED ELECTRIC AND MAGNETIC FIELDS **Assumption**: Both fields are perpendicular to each other. Initial velocity is zero, $\mathbf{v}_{\tau}$ and $\mathbf{v}_{r}$ are the velocities acquired by the electron due to electric and magnetic fields An electron at point P is placed in combined Electric and Magnetic Fields as shown in Fig 1.12. Fig 1.12 Combined electric and magnetic fields. # 1.2.10 Equation of Motion $$m\left[\frac{d^2y}{dt^2}\right] = \|\cdot\|_1 = L_2$$ $F_1 = Force due to Electric Field.$ F<sub>2</sub> = Force due to Magnetic Field. $$m \times \frac{d^2y}{dx^2} = -c \times \epsilon + B c V_x$$ .....(1.13) $$m \times \frac{d^2 x}{dt^2} = B \times e \times v_y \qquad \dots \dots (-1.14)$$ $$\frac{d^2y}{d\epsilon^2} = -\frac{e\epsilon}{m} = \frac{B\epsilon v_X}{m}$$ $$\ddot{y} = \frac{A_0 \times V}{m \times d} - \frac{Re}{m} V_{x}$$ $$\frac{d^2y}{dx^2} = \ddot{y} = \frac{+c \times V}{m \times d} = \frac{Re}{m} \dot{x} \qquad \forall \ s = \frac{V}{d} \qquad ......(1.15)$$ where a is constant $$\frac{eV}{m.d} \text{ is constant } \gamma, \beta = a + \omega k$$ $$\omega$$ = Angular Frequency : $2\pi$ f = $\frac{2\pi}{T}$ $\psi$ f = $\frac{1}{T}$ Period of rotation $T = \frac{2\pi m}{Be}$ , $$\therefore \qquad \omega = \frac{2\pi \times Be}{2\pi m} = \frac{Be}{m}$$ Eq. (1.14) can be written as $$\ddot{\mathbf{x}} = \mathbf{e} \dot{\mathbf{y}} \qquad \dots \dots (1.16)$$ $$\frac{Bc}{m} = \omega \text{ and } v_y = \dot{y} = \frac{Bc}{m}$$ Integrating, $$x = \omega y + C_1 \qquad ......(1.17)$$ $$C_1 = O_2$$ Substitute this value of x in eq. (3) $$\begin{split} \ddot{y} &= a + \omega \dot{x} \\ \dot{x} &= \omega y \\ \therefore \ddot{y} &= a + \omega^2 y \\ \dot{y} &= a - \omega(\omega \dot{y}) + a - \omega^2 y \end{split}$$ solving this Second Order Differential Equation $$y = \frac{a}{6a^2} (1 - \cos \omega t)$$ ...... ( † 18 ) But $$x \rightarrow \omega y$$ $$x = \omega \left[ \frac{a}{\omega^2} \right] (1 - Cos \omega t)$$ $$x = \frac{a}{\omega} (1 - Cos \omega t)$$ Integrating to get x, $$x = \frac{a}{\omega} \left( 1 - \frac{\sin \omega t}{\omega} \right)$$ $$x = \frac{a}{\omega^2} \left( \omega t - \sin \omega t \right)$$ ...... (1.19) Hence the motion is eyeloidal. y is max, when $Cos \omega t = -1$ $$y_{max} = \frac{2a}{\omega} \frac{1}{x}$$ $$y_{max} = \frac{at}{m}$$ x is max when Sin of = 0 x is max where Sin oit is 0 and to is max. $$\therefore$$ x is max, when $\omega t = 2\pi$ $$\therefore \qquad \mathbf{x}_{\text{max}} = \frac{\mathbf{a}}{\omega^2} (2\pi + 0) = \frac{2\pi \mathbf{a}}{\omega^2}$$ ## 1.2.11 Parallel Electric and Magnetic Fields If $\epsilon$ and B are parallel to each other and initial velocity of the electron is zero, the magnetic field exherts no force on the electron. The resulting motion solely depends upon 'c' ( Fig. 1.13 ) If the electron is possessing initial velocity $v_{\rm py}$ and is along the magnetic field, then also the effect of magnetic field is not (Since, $v_{\rm oy}$ is parallel to B). So resultant motion is due to $\varepsilon$ only. Then the equation of motion of the electron is, $$\mathbf{v}_{\mathbf{v}} \equiv \mathbf{v}_{\mathbf{o}\mathbf{v}} - \mathbf{a}\mathbf{t}$$ Where 'a' is the acceleration of the electron and 'a' = $\frac{x.c}{m}$ Fig 1.13 Parallel electric and magnetic fields. ( Negative sign is due to the direction of acceleration which is opposite to that of electric field ). $$\therefore \frac{dy}{dt} = v_{in} - at$$ Integrating, $$y = v_{\rm iso} \, 1 + \% \, at^2.$$ Where, $$a = \frac{e.\epsilon}{m}$$ If mitially a component of velocity $v_{\rm ax}$ is perpendicular to B, the electron will describe circular motion. The 'Radius' of the circle is independent of $\epsilon$ . And, because of the effect of electric field $\epsilon$ , the velocity along the field changes with time. So the resulting motion is helical with a pitch that changes with time, i.e., the distance travelled along y-axis increases with each revolution. ## 1.3 SIMPLE PROBLEMS INVOLVING ELECTRIC AND MAGNETIC FIELDS ONLY ## Problem 1.9 A point source of electrons is situated in mutually perpendicular uniform magnetic and electric fields. The magnetic flux density is 0.01 wb/m² and the electric field strength is 10<sup>4</sup> V/m. Determine the minimum distance from the source at which an electron with zero velocity will again have zero velocity. Fig 1.14 For Problem 1.9. ## Solution When the electron is under the influence of perpendicular magnetic and electric fields, its motion is eyeloid. An electron emitted with zero velocity at A, will have again zero velocity at B ( Fig 1.14 ). Therefore, AB is the minimum distance from the source of electrons (A) where the electrons will have again zero velocity. The expression for x, the distance travelled by the electron is ( See Section 1.2.10 ), From Eq. ( 1.19 ), $$x = \frac{a}{\omega^2} \left[ \cot - \sin \cot \right]$$ $$AB = BC = X_{max}$$ The expression for $X_{max} = \frac{a}{\omega^2} \times 2\pi$ $$\Rightarrow \frac{2\pi}{\omega} \times 1$$ $$a = \frac{eV}{mat} = \frac{e.e.}{m}$$ $$\omega_1 = \frac{Be}{m} \qquad (10 \text{ m} = \text{Angular frequency} = \frac{2\pi}{T}, 1 = \frac{2\pi \text{ m}}{Be})$$ $$\Delta = \frac{8\pi \times \text{m}^2 \times 2\pi}{\text{m} \times \text{H}^2 e^2} = \frac{E}{B^2} \times \frac{m}{e} \times 2\pi = \frac{2\pi \times 10^4 \times 10^{-10}}{(0.01)^7 \times 1.76}$$ $$\Delta = \frac{8\pi \times \text{m}^2 \times 2\pi}{\text{m} \times \text{H}^2 e^2} = \frac{E}{B^2} \times \frac{m}{e} \times 2\pi = \frac{2\pi \times 10^4 \times 10^{-10}}{(0.01)^7 \times 1.76}$$ $$\Delta = \frac{e}{m} = 1.76 \times 10^{11} \text{ C Kg}$$ #### · Problem 1.10 Two 50-eV electrons enter a magnetic field of 2.0 m wb/m<sup>2</sup> as shown in Fig 1.15, one at 10° and the other at 20°. How far apart are these electrons when they have travelled one revolution in their helical paths? Fig 1.15 For Problem 1.10. #### Solution Since the electron velocities are making angle $\theta_1$ , and $\theta_2$ with the field, the path of the electrons will be helical. Energy = 50 eV $$Accelerating potentia! V_{B} = 50 \text{ volts}.$$ $$Velocity. \qquad v_{B} = \sqrt{\frac{2eV_{B}}{m}} = 5.93 \times 10^{5} \text{ s/V}_{B}^{20} = 5.93 \times 10^{5} \text{ s/S}_{B} = 4.2 \times 10^{6} \text{ m/s}$$ $$Period of conation $$M^{2} = \frac{35.5 \times 10^{-12}}{2 \times 10^{-1}} = 1.785 \times 10^{-8} \text{ sec}$$$$ Components of velocities along Bare $$\begin{aligned} \mathbf{v}_1 &= \mathbf{v}_{01} \; \text{Cos } 10^9 = \mathbf{v}_{01} \; (0.9848) \\ \mathbf{v}_2 &= \mathbf{v}_{02} \; \text{Cos } 20^6 + \mathbf{v}_{01} \; (0.9397) \\ \mathbf{v}_1 &= \mathbf{v}_2 = \mathbf{v}_{01} \; (0.9848 + 0.93987) = \mathbf{v}_{01} \; (0.0451) \\ \text{Distance} &= (\mathbf{v}_4 + \mathbf{v}_2) \; \text{T} + \text{velocity} \times \text{time} \\ &= 0.0451 (4.2 \times 10^6) \; (1.785 \times 10^{-8}) \\ &= 0.338 \; \text{cm} \end{aligned}$$ #### 1.4 PRINCIPLES OF CRT ## 1.4.1 Basic CRO Circuitry: A CRO consists of - Vertical amplifier. - 2. Harizontal amplifier - 3. Time base Circuit - 4. Power supplies - 5. Cothode Ray Tube The block schematic is shown in Fig. 1.16. Fig 1.16. Block schematic of Cathode Ray Oscilloscope (CRO). #### 1.4.2 Types of CRO's - 1. Single Beam - 2. Double Beam/ Dual Beam - 3. Dual trace - 4. Storage oscilloscope. CRO is an extremely useful and versatile laboratory instrument used for the measurement and analysis of waveforms and other phenomena in electronic circuits. These are basically very fast x = y plotters. In the usual CRO application, the x - axis or horizontal input is an internally generated linear ramp voltage or time base signal. The voltage under examination is applied to the y - axis or as vertical input of the CRO. When the input voltage is repetitive at fast rate, the display appears as a stationary pattern on the CRO. CRO nowadays is being replaced by electro luntinescent panels, solid state light emitting arrays of Ga As diode and plasma cells. CRT is the heart of CRO. The operation of CRT may be described by the five regions mentioned below ( Fig. 1-17 ) 1. Beam Generating Area : The electron beam is generated by Thermionic Emission Beam Focus Section : The beam is focused 3. Beam Post Acceleration Region : Space potential controls the beam velocity, to enable electrons to reach screen. 4. Beam Deflection Region The beam is positioned to the desired x-y co-ordinates position Beam Target Region Display Screen. Fig 1.17 Cathode Ray Tube (CRT). #### 1.4.3 BEAM GENERATION This is analogous to a Vacuum Device Triode: a cathode supplying electrons, a gnd-controlling their rate of emission, and an anode collecting them. In a CRT, there is a small hole or aperture, in both the grid and anode, permitting a narrow beam to emerge from the anode. The cathode potential is several thousand volts negative, with respect to anode so that, electrons are liberated with considerable energy. The Intensity of the beam on the screen can be easily controlled by varying the grid voltage. #### **E.4.4 BEAM FOCUS** It contains the beam focusing electrodes which change the beam pattern as a small round dot. The two electrodes are focus and astigmatism electrodes. Focus control electrode adjusts the beam to be concentrated as a dot, where as astigmatism control is used to make the dot as round as possible. ## 1.4.5 Beam Deflection Many CRTs differ only in this method. Magnetic deflection allows a wider beam deflection angle, than does electrostatic deflection. If full screen beam deflection bandwidth desired is less than 20 KHz, Electromagnetic Deflection System has a substantial cost advantage. Thus TV sets and medical monitor use Electromagnetic Deflection. Magnetic Deflection is accomplished by changing magnetic field. This is done by changing current levels in an inductor. At high frequencies inductors with few turns are necessary to obtain fast current changes. Inductive reactance increases with frequency. ## 1.4.6 BEAM POST ACCEUGRATION This is important for writing speed. The original accelerating field is the potential between outhode and deflection plates. In electrostatic CRTs, the voltage between cathode and plate is approximately 4 KV. For this a resistance spiral is used inside the tube envelope on which is impressed an accelerating voltage of 10 KV. The accelerating field hends the hearn towards the axis and thus changes the waveform display or decreases deflection sensitivity. ## 1.4.7 CRT DISPLAY SCREEN Phosphor is the usual read out material on the target. It has the capability of converting electrical energy into light energy. Two phenomena occur when a phosphor is bombarded with a high energy electron beam. When the beam hits the phosphor, a fluoresence or light emission is observed. When the excitation heam is removed phosphorescence remains for sometime and indicates where the phosphor had been stimulated into light emission. The phosphor is classified as - Short persistence (decay in less than Int sec) - (2) Medium persistence (2 sec) - (3) Long pervistence (minutes), human eye tends to peak in = \$5500 A<sup>n</sup>. Le , yellow to green region - Fluorescent screen material is Zinc Orthosdicore (P-1 phosphar) P = 5 sereen - Calcium Tungstate gives blue colour. #### 1.4.8 Grandinas These are the scale markings on the CRT Screen. They are of three kinds - 1. External Graticule - 2. Internal Graticale - 3. Projected Graticule External Graticule is screened outside the CRT screen. The Internal Graticule is sescened inside the CRT sescent Projected Graticule is provided with some covers and allow greater flexibility in graticule pattern Cathode in CRTs is a *nickel cylinder* with a *layer of barium and strontium oxide* deposited over it, to obtain high electron emission at moderate temperatures. Voltages applied to the acceleration anode vary from 250V to 10,000V. The grid is biased negative with respect to carbodo. It controls the density of electrons being emitted from the cathode. Intensity knob controls the negative voltage of the grid. The tocasting anode and accelerating anode form electrostatic tens. A typical case is, focusing a role is at 1000V, and accelerating anode is at 2000V. Thus a P.D of 800V will produce strong electrostatic field. An electron passing fofough these anodes has two forces acting on it. The high accelerating voltage attracts the electrons and speeds it up is a forward direction, and the electrostatic field between the two electrodes tends to deflect the electron. The end result is that all electrons entering the lens area tend to come ingether at a point called the focal point. In CRO focussing is done by varying the focusing electric sulfage since the electrons arrive at the screen with high velocity and there will be secondary emission. These electrons are attracted by the acquidag coating and returned to the cathode. Acquidag coating is a Graphite coating, it is at a positive potential and returns secondary electrons to the eathode. Onal trace CRO enable the portrayal of two vertical beams. It consists of a single beam CRT is engle time base generator and two identical vertical amphifiers, with an electronic switch. This switch alternatively connects each vertical channel of CRT, after each sweep ## 1.4.9 Tivit Base This permits an operator to display voltage or current variations in time. Many AC signals are functions of time. So it is an essential feature. Time bases generate an output voltage which is used to move the beam across CRT screen in a straight horizontal line, and return the beam quickly back to its starting point. From left to right, the beam nerves slowly and so appears as a line. It returns rapidly from right to left and so cannot be perceived. The left to right or forward movement of the beam is called *trace interval* or *forward trace*. The sweep action is achieved by a saw tooth wave form, to represent time varying functions. #### Time Base Circuit A typical circuit to deflect electron beam along x-direction on the screen is as shown in Fig. 1.18. The switch can be a BTT, JFET or any other electronic switching device. When the switch S is open C gets charged. When S is closed, C discharges, producing a saw tooth wave form. Switching can be done at a faster rate when electronic devices are used as switches. Fig. 1.18 ( a ) $R \cdot C$ Network. Fig. 1.18 ( b ) Time base wave form. #### 1.5 DEFLECTION SENSITIVITY ## 1.5.1 Electrosteric Deflection Sensitivity Electrostatic deflection sensitivity of a pair of deflection plates of a Cathode Ray Oscilloscope (CRO) is defined as the amount of deflection of electron spot produced when a voltage of 1 V DC is applied between the corresponding plates. Let two plates of length 'I' and spacing 's' are kept at a distance D from the screen. Let the voltage applied between the plates be $V_d$ volts and v the velocity of an electron on entering the field of the deflection plates (Fig. 1.19). I — length of deflecting Plates s = Spacing between Deflecting Plates D = Distance between screen and Centre of Deflecting Plates Then, $V_2 \times mv^2 = e \times V$ $V = \sqrt{\frac{2eV_4}{m}}$ Where $V_2 = voltage of f$ V<sub>d</sub> = voltage of fixed anode in volts e charge of an electron in coulomb. m = mass of an electron in kgs. Fig 1.19 Electrostatic deflection sensitivity. As the hearn passes through the field of the deflection plates, the electrons are attracted towards the positive plate by a force equal to $\frac{V_d \times c}{s}$ $$J^{\epsilon} = \mathbf{e} \times \mathbf{e} = -\frac{\mathbf{V_d} \times \mathbf{e}}{s}.$$ The force produces an acceleration of 'a' m/sec<sup>2</sup> and is equal to force divided by mass m<sub>e</sub> of an electron. $$F = ma$$ $$\therefore \qquad a = \frac{F}{m}$$ $$\therefore \qquad a = \frac{V_d \times e}{sm}$$ The forward motion however continues at velocity v. The time taken by the electron to the traverse in the field of the plates is $\frac{I}{v}$ sec. The upward velocity attained by the electron in $\frac{I}{v}$ sec is $\mathbf{v}_{\mathbf{y}}$ . Then, $$\mathbf{v}_{s} = \frac{l}{v} \times \mathbf{a} = \frac{l}{v} \times \frac{\mathbf{V}_{d} \times \mathbf{e}}{\mathsf{sm}} \text{ m/sec}$$ The ratio of upward velocity to the forward velocity at the instant electron leaves the field is $$\frac{\mathbf{v}_{\mathbf{y}}}{\mathbf{v}} = \frac{\mathbf{V}_{\mathbf{d}} \times \mathbf{e} \times l}{\mathbf{s} \times \mathbf{m}_{\mathbf{e}} \times \mathbf{v}^{l}}$$ The electron follows a parabolic path from A the point of entrance, to point B, the point of leaving the field. Let the vertical displacement, during this period be d<sub>1</sub> Then $$\begin{aligned} \mathbf{d}_1 &= \mathbf{u} \mathbf{t} + V_1 \mathbf{a} \mathbf{t}^2 &, \quad \mathbf{u} \mathbf{t} = \mathbf{0} \\ \mathbf{d}_1 &= V_2 \times \mathbf{a} \times \left(\frac{I}{\mathbf{v}}\right)^2, \quad \mathbf{t} = \frac{I}{\mathbf{v}} \\ &= V_2 \times \frac{\mathbf{V}_0 \times \mathbf{c} \times I^2}{\mathbf{s} \times \mathbf{m} \times \mathbf{v}^2} \end{aligned}$$ If 0 is the angle with the axis that the electron beam makes after emerging out from the field of the deflection plates. Then $$\begin{aligned} & \text{Tan } \theta = \frac{v_y}{v} - \frac{d_2}{D_2} \quad \text{or } d_2 = D_2 \times \frac{v_y}{v} \\ & d_2 = \frac{V_d \times e \times I \times D_2}{s \times m \times v^2} \end{aligned}$$ $$\begin{aligned} & \text{Total deflection,} & d = d_1 + d_2 = \frac{V_d \times e \times I \times (I/2 \times D_2)}{s \times m \times v^2} \end{aligned}$$ $$\begin{aligned} & \text{Let} & D = D_2 + \frac{I}{2} \\ & \text{Then} & d = \frac{V_d \times e \times I \times D}{s \times m_e \times v^2} \end{aligned}$$ $$& \text{But} & v^2 = \frac{2 \times e \times V_d}{m}$$ $$& \therefore & d = \frac{V_d}{V_s} \times \frac{ID}{2s} \end{aligned}$$ for a given CRT, I, D, and s are fixed. Therefore deflection "d" of the spot can be changed by changing the ratio $\frac{\mathbf{V}_d}{\mathbf{V}}$ . $$S_{E} = \text{Deflection Sensitivity} = \frac{d}{V_{d}} = \frac{ID}{2sV_{a}} = \text{cm/V}$$ $$S_{E} = \frac{I \times D}{2 \times s \times V_{a}} = \dots \dots \dots \dots (+20)$$ Deflection Sensitivity $S_E$ ( with Electrostatic Field ) can be increased by increasing I, but then the electron may but the plates. Even after decreasing s, the same problem will be there, We can increase D, but the size of CRT becomes large. So the only alternative left is by reducing $\hat{\mathbf{V}}_{\mathbf{e}}$ . So a compromise has to be made in the design of CRT, to get optimum value of deflection sensitivity. ## 1.5.2 ELECTROMAGNETIC DEFLECTION SESSITIVITY ## Magnetic Deflection in a Cuthode Ray Tube Flectron will get deflected in magnetic field also. So a Cathode Ray Oscilloscope (CRO) can employ magnetic field as well to get deflective on the screen. Let us derive the expression for the deflection sensitivity $\mathbf{S}_{m}$ in a magnetic field. If the magnetic field points out of the paper, the beam is deflected upward. The electron moves in a straight line from the cathode to the boundaries 'O' of the magnetic field. In the region of the uniform magnetic field, the electron experience a force of magnitude $e^{i\theta}$ by where $v_{ij}$ is velocity. Fig 1.20 Magnetic deflection sensitivity. The path OM will be the arc of a circle whose centre is at Q. The velocity of the particle, $$v_0 = \sqrt{\frac{2eV_0}{m}}$$ Let I — length of the magnetic field EDistance between circle of the field and the screen y = Total y deflection B = flux density in wb/m3 v<sub>a</sub> = initial velocity $V_0$ = accelerating voltage $S_{M}$ = Deflection sensitivity due to magnetic field $= m/\omega h |m^2| = m^2/\omega h$ The path OM will be the arc of a circle whose centre is at Q. $$OM = R\theta_0$$ where R is the radius of the circle since $\theta$ is small. If we assume a small angle of deflection $\mathbf{OM} \succeq I$ $$\theta = \frac{l}{R}$$ But radius of the circle is $$R = \frac{mv}{eH}$$ In all practical cases, $L \gg L$ therefore if MP' is projected backwards, it will pass through the centre O' of the region of the magnetic field. $$\begin{array}{ll} \therefore & y = L \ \ \text{tan } \theta \\ \text{when } \theta \text{ is small.} & y = L\theta \\ \text{But} & \theta = \frac{l}{R} = \frac{l \cdot e \theta}{m v} = \frac{l \cdot e \cdot B}{\frac{l \cdot e \cdot B}{m \sqrt{l \cdot m}}} \\ & \theta = \frac{l \cdot B}{\sqrt{2 V_0}} \sqrt{\frac{e}{m}} \\ & \therefore & y = L \cdot \frac{l \cdot B}{\sqrt{2 \cdot V_0}} \sqrt{\frac{e}{m}} \end{array}$$ Deflection sensitivity $$S_{M} = \frac{y}{B}$$ $$S_{M} = \sqrt{\frac{e}{m}} \frac{1}{\sqrt{2V_{0}}} \cdot t \cdot L$$ # Advantages Compared to electrostatic deflection $S_M$ is high, and since $S_V = \frac{1}{V_V}$ whereas $S_M = \frac{1}{JV_V}$ . Because of high deflection sensitivity, it is used in radars and T.V. tubes. Radial deflection can be accomplished easily by rotating coils placed outside, to produce B. # Disadvantages For high frequency this is not used because of the high reactance produced by the coils. Ion spot formation creates a black spot at the centre of the screen. ## Problem 1.11 In a CRT, the length of the deflecting plates in the direction of the beam is 2 cm, the spacing of the plates is 0.5 cm and the distance of the fluorescent screen from the centre of the plate is 18 cm. Calculate the deflection sensitivity in m/volt if the final anode voltage is (a) $$500 V$$ (b) $1000 V$ (c) $1500 V$ ## Solution Deflection sensitivity = $$\frac{ID}{2sV_a}$$ $I = 2 \text{ cm}$ $D = 18 \text{ cm}$ , $s = 0.5 \text{ cm}$ (a) For $V_a = 500 \text{ V}$ Deflection Sensitivity $S_A = \frac{2 \times 18}{2 \times 0.5 \times 500} = 0.072 \text{ cm/V}$ (b) For $$V_a = 1000 \text{ V}$$ , $S_b = 0.036 \text{ cm/V}$ . (c) For $V_a = 1500 \text{ V}$ , $S_F = 0.024 \text{ cm/V}$ . (c) For $$V_a = 1500 \text{ V}$$ , $S_F = 0.024 \text{ cm/V}$ . ## Problem 1.12 in a CRT, a pair of deflecting plates are 2.0 cm long and are spaced 0.5 cm apart. The distance from the center of the plates to the sergen is 24 cm. The final apode voltage is 1000 V. Calculate - (\*) The displacement produced by deflecting voltage of 30V. - (b) The angle which the heam makes with the axis of the tube on emerging from the field - (c) Velocity of the beam on emerging from the field. #### Solution Resultant Velocity V<sub>R</sub>, (Fig. 1.21) Fig 1.21 For Problem 1.1. $$v_{R} = \frac{v}{Cos\theta}$$ $$v_{R} = \sqrt{\frac{2eV_{A}}{m_{e}}} = 5.94 \times 10^{5} \times \sqrt{V_{A}} = 5.94 \times 10^{5} \times \sqrt{1000}$$ $$= 18.75 \times 10^{6} \text{ ni/sec}$$ $$v_{e} = \frac{v}{Cos\theta} = \frac{18.78 \times 10^{6}}{4.0987} = 18.87 \times 10^{6} \text{ m/sec}$$ #### Problem 1.13 The electrons emitted from the thermionic cathode of a Cathode Ray Tube gun are accelerated by a potential of 400 V. The essential dimensions are $L=19.4\,\mathrm{cm}$ , $I=1,27\,\mathrm{cm}$ and $d=0.475\,\mathrm{cm}$ . Determine $S_{\mathrm{E}}$ . What must be the magnitude of a transverse magnetic field acting over the whole length of the tube in order to produce the same deflection as that produced by a deflecting potential of 30 V ? #### Solution $$S_E = \frac{LD}{2.8V_a} = \frac{1.27 \times 19.4 \times 10^{-2}}{2 \times 0.475 \times 400} = 0.65 \text{ mm/v}.$$ 30 Y will produce deflection of $30 \times 0.98 = 2.67$ cm. $$y = 2.67 \text{ cm} = \frac{L.l.B}{\sqrt{2V_0}} = \sqrt{\frac{c}{m}}$$ $L = 19.4 \text{ cm}$ ; $l = 1.27 \text{ cm}$ ; $B = 7 - V_0 = 400 \text{ V}$ $B = 6.22 \times 10^{-5} \text{ wb/m}^2$ . #### Problem 1.14 Calculate the deflection of a cathode ray beam caused by the earth's magnetic field. Assume the tithe axis is so oriented that it is normal to the field, whose strength is $0.6 \, \text{G}$ . The anode potential is $400 \, \text{V}$ . The Anode – screen distance is $20 \, \text{cm}$ . Fig. 1.22 Deflection in CRT due to Earth's magnetic field. ## Solution The electron starts at 0 ( Fig. 1.22 ) and is accelerated by anode potential of 400 V. Because of the effect of earth's magnetic field, it will describe a circle of arc OA, whose radius = AC. AB is the deflection of the electron on the screen (y). Now initial velocity, $$v_{\rm to} = \sqrt{\frac{2e\,V_o}{m}} = 1.19 \times 10^7$$ m/sec. Earth's magnetic field = $0.6 \text{ G} = 0.6 \times 10^{-1} \text{ wb/m}^2$ Radius of the circle described by the electron due to earth magnetic field $$R = \frac{3.37 \times 10^{-6}}{B} \sqrt{V_3}$$ $$= \frac{3.37 \times 10^{-6}}{6 \times 10^{-5}} \times \sqrt{400}$$ $$= 1.12 \text{ m} = 112 \text{ cm}$$ $$\therefore \qquad AC = 112 \text{ cm} \quad CO = \text{Radius of the circle} = AC = 112 \text{ cm}$$ $$\therefore \qquad CD = (112 - y)$$ $$\therefore \qquad (112 \cdot y)^2 + 20^2 = 112^2$$ $$\therefore \qquad y^2 - 224 \text{ y} + 400 = 0 \text{ or y} = 1.8 \text{ cm}$$ ## 1.6 APPLICATION OF CRO - (1) Voltage Measurements - (2) Frequency Measurements - (3) Phase Measurements - (4) T V Display - (5) Indicators Diagrams - (6) Computer Munitors, etc. ### 1.6.1 CURRENT MEASUREMENT USING CRO The voltage drop (V) across a resistor 'P' is measured using CRO. The current 'I' through the resistor can be determined using the formula I = V/R. ## 1.6.2 FREQUENCY MEASUREMENT By observing the A.C. signal waveform on CRO, the number of divisions are measured, on the timescale. Time "1" is determined by multiplying No. of divisions with misec (or $\mu$ sec) / Div. Frequency $$f = \frac{1}{T}$$ #### SUMMARY - I eV = 1.6 × 10 <sup>19</sup> Joules - The trajectory of an electron in uniform retarding electric field, when the initial velocity is making an angle th with the field is parabola. $$X_{m} = \frac{2V_{o}}{V} \times d \times \sin 2\theta t$$ Force experienced by electron in magnetic field $$f = B \times 1 \times I$$ . Newtons - $S_E = \frac{y}{\epsilon}$ = Electrostatic Deflection Sensitivity, $S_E = \frac{l \times D}{2s \cdot v_a}$ . - \$<sub>M</sub> = Electromagnetic Deflection Sensitivity, $$S_{M} = \frac{y}{B} = \sqrt{\frac{e}{m}} \times \frac{1}{\sqrt{2V_{o}}} \times I \times I,$$ by πι ≔ . ...... - ....... ## OBJECTIVE TYPE QUESTIONS ١. Expression for the velocity of electron v in terms of acclerating potential 2. V = ..... Force experienced by an electron in a magnetic field of Intensity B, ٦. f<sub>m</sub> = ..... Newtons. The acceleration of an electron placed in an electric field of intensity a is 4. 5. The trajectory of an electron moving with velocity v in a magnetic field B is The time taken T for one revolution of an electron in a magnetic field, is б. Τ - ....... Expression for the radius of an electron placed in a magnetic field of intensity B, and 7. moving with velocity $\mathbf{v}$ is $\mathbf{r} = \dots$ Expression for electrostatic deflection sensitivity S<sub>E</sub> = ..... 8. Expression for electromagnetic deflection sensitivity S<sub>M</sub> = ..... 9. Graduated scales on the CRO Screen are called as ...... 10. Coating which provides the return path for electrons after striking the CRO Screen 11. 12. The nature of signal ( wave shape ) of Time Base in a CRO is ...... 13. Electrostatic deflection sensitivity is defined as 14. Electromagnetic deflection sensitivity is defined as ...... 15. The energy acquired by an electron in rising through a potential of one volt is 16. 17. A Conductor of length I, consists of N electrons. An electron takes T seconds to travel the distance L. The total number of electrons passing through any cross section. in unit times is ...... The trajectory of an electron in two dimensional motion subjected to an electric field. 18. between two plates of a capacitor is ..... Relativistic correction should be applied if an electron falls through a potential of 19. above .... volts. When a current carrying conductor of length L is placed in a magnetic field of strength 20. B, the force experienced by the conductor is $F_m = \dots \dots \dots$ When an electron enters the magnetic field with a velocity v in a direction perpendicular. 21. to the magnetic field, the magnetic force results in ...... motion of the electron. The ...... deflection sensitivity is inversely proportional to the square 22. of accelerating potential. The ......deflection is independent of specific charge (e/m). 23. When suitable alternating voltages are impressed against two pairs of deflecting plates 24. in a CRO, the famous ...... figures are obtained on the screen. The mass of a particle moving with a velocity v in terms of its rest mass $m_0$ is given 25. 1. 1 ev = $\dots$ Joules period of (B) 1 minute (b) 2 secs # ESSAY TYPE QUESTIONS - Derive the expression for the velocity acquired by an electron, when placed in an I. accelerating field a. - Derive the expression for radius 'R' and time period 'T' in the case of an electron 2. placed in a magnetic field of intensity B tesla. - 3. Derive the expression for electrostatic deflection sensitivity. - 4. Derive the expression for electromagnetic deflection sensitivity. - With the help of a neat sketch, describe principle and working of Cathode Ray Tube. S. - б. Give the constructional details of Cathode Ray Tube. potential +V, volts the final velocity is, $5.93 \times 10^5 \text{ JV m/sec}$ - 7. Compare Electrostatic and Electromagnetic deflection mechanisms: - 8. What are the applications of CRO? Give the block schematic of CRO and explain. $1.6 \times 10^{19}$ Joules (b) $1.7 \times 10^{-9}$ (c) $6.1 \times 10^{-19}$ (d) $1.6 \times 10^{-19}$ 2. If the electron starts at rest with initial velocity = 0 m/Sec and is accelerated by (b) $5.9 \times 10^5 \ \sqrt{V} \ \text{cm/sec}$ (d) few minutes | MULTIPL | E CHO | ICE OU | ESTIONS | |---------|-------|--------|---------| |---------|-------|--------|---------| | | (c) | $9.53 \times 10^5$ | √V Kı | m/sec | | (đ) | 3.59 × 10 | 5 √∨ π | v/sec | | |----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------|--------------------|-----------------|--------------------------|----------------------|-------------------------|----------------------------| | 3. | The d | expression for a single contract of the contra | or curt<br>I secs, v | ent I pa<br>with elec | ssing 1<br>tron de | broug<br>ensity | h a condi<br>N per m | uctor of<br>, of cha | i ornas ae<br>rge e, is | ctional area<br>( = | | | (a) | N c | (b) | <u>№ E</u><br>1 L | | (c) | N e<br>t A | (d) | $\frac{NA}{et}$ | | | 4. | The I<br>lield | force experie<br>'B' wb/m <sup>2</sup> , | nced b<br>with in | y an elec<br>itial vek | tron in<br>city ze | para<br>ro m/ | illel electri<br>sec, is | ic fleld | '&' V/m a | nd magnetic | | | (a, | Zero | <b>(b)</b> | <u>βe</u><br>π | | (c) | e.ε<br>B m | (d) | <u>Bε</u><br>em | | | 5. | регр | | éach u | tber, und | l if tbe | | | | | and 'B' are<br>to magnetic | | | (a) | Common pa | rabola | | | (b) | Curtate p | arabola | | | | | (c) | Prolate para | ibola | | | (d) | Trochoid | | | | | 6. | CRT | screens wit | b medí | iom pera | istance | lüw : | bave visil | ble glow | on the | screen for a | (c) l m sec # Junction Diode Characteristics # In this Chapter, - The basic aspects connected with Semiconductor Physics and the terms like Effective Mass, Intrinsic, Extrinsic, and Semiconductors are introduced. - Atomic Structure, Configurations, Concept of Hole, Conductivity in p-type and n-type semiconductors are given. This forms the basis to study Semiconductor Devices in the following chapters. - After p-type and n-type semiconductors, we shall study semiconductor devices formed using these two types of semiconductors. - We shall also study the physical phenomena such as conduction, transport mechanism, electrical characteristics, and applications of semiconductor diodes, zener diode, tunnel diode and so on. In this chapter, we shall first study the basic aspects of Atomic Theory, Electronic structure of Silicon and Germanium elements, Energy Band Theory, Semiconductor Device Physics, and then conduction in Semiconductors. ## 2.1 REVIEW OF SEMICONDUCTOR PHYSICS ## 2.1.1 ENERGY LEVELS AND ENERGY BANDS To explain the phenomenon associated with conduction in metals and semiconductors and the emission of electrons from the surface of a metal, we have to assume that atoms have loosely bound electrons which can be removed from it. Rutherford found that atom consists of a nucleus with electrons rotating around it. The mass of the atom is concentrated in the nucleus. It consist of protons which are positively charged. In hydrogen atom, there is one positively charged nucleus (a proton) and a single electron. The charge on particle is positive and is equal to that of electron. So hydrogen atom is neutral in charge. The proton in the nucleus carries the charge of the atom, so it is immobile. The electron will be moving around it in a closed orbit. The force of attraction between electron and proton follows Coulombs Law. (directly proportional to product of charges and inversely proportional to (distance)<sup>2</sup>). Assume that the orbit of the electron around nucleus is a circle. We want to calculate the radius of this circle, in terms of total energy 'W' of the electron. The force of attraction between the electron and the nucleus is: ( Therefore, the nucleus has the proton with electron charge equal to 'e') $$F \alpha \frac{1}{r^2}$$ (r is the radius of the orbit) $$\therefore$$ F $\alpha \frac{e^2}{r^2}$ $$F = \frac{e^2}{4\pi \in_0 r^2}$$ $$F \propto \frac{e^2}{r^2}$$ where $\epsilon_o$ is the permittivity of free space. Its value is $\frac{10^{-9}}{36\pi}$ F/m. As the electron is moving around the nucleus in a circular orbit with radius r, and with velocity v, then the force of attraction given by the above expression F should be equal to the centripetal force $\frac{mv^2}{r}$ (according to Newton's Second Law of Motion) ( F = m.a; m is the mass of electron and acceleration, a = $\frac{v^2}{r}$ ) ... The Potential Energy of the electron = $$-\frac{e^2}{4\pi\epsilon_n r^2} \times r = -\frac{e^2}{4\pi\epsilon_n r}$$ ( we sign is because Potential Energy is by definition work done against the field.) Kinetic Energy = ½ my² ... Total Energy W possessed by the electron = $$\frac{t}{2} m v^2 - \frac{e^2}{4\pi \epsilon_0 r}$$ But $$mv^2 = \frac{e^2}{4\pi\epsilon_o r}$$ reduces to $$W = \frac{e^2}{8\pi\epsilon_a r} - \frac{e^2}{4\pi\epsilon_a r} = -\frac{e^2}{8\pi\epsilon_a r}$$ Energy possessed by the electron $$W = -\frac{e^2}{8\pi\epsilon_a r}$$ W is the energy of the electron. Only for Hydrogen atom W will also be the energy of atom since it has only one electron. The negative sign arrses because the Potential Energy of the electron is As radius r increases, Potential Energy decreases. When r is infinity, Potential Energy is zero. Therefore the energy of the electron is negative. If r is $\leq \infty$ , the energy should be less. (Any quantity less than 0 is negative). The above equation is derived from the classical model of the electron. But according to classical laws of electromagnetism, an accelerated charge must radiate energy. Electron is having charge = e. It is moving with velocity v or acceleration $\frac{v^2}{r}$ around the nucleus. Therefore this electron should also radiate energy. If the charge is performing oscillations with a frequency 'f', then the frequency of the radiated energy should also be the same. Hence the frequency of the radiated energy from the electron should be equal to the frequency with the electron orbiting round the nucleus. But if the electron is radiating energy, then its total energy "W" must decrease by the amount equal to the radiation energy. So "W" should go on decreasing to satisfy the equation, $$W = -\frac{e^2}{8\pi \epsilon_n}.$$ If W decreases, r should also decrease. Since if $=\frac{e^t}{8\pi\epsilon_0 \tau}$ should decrease, this quantity should become more negative. Therefore, r should decrease. So, the electron should describe smaller and smaller orbit and should finally fall into nucleous. So classical model of atom is not fairly satisfactory. #### 2.1.2 THE BORR ATOM The above difficulty was resolved by Bohr in 1913. He postulated three fundamental laws. - The utom can possess only discrete energies. While in states corresponding to these discrete energy levels, electron does not emit radiation in stationary state - When the energy of the electron is changing from W<sub>2</sub> to W<sub>1</sub> then radiation will be emitted. The frequency of radiation is given by $$f = \frac{\mathbf{W_2} - \mathbf{W_1}}{h}$$ where 'h' is Plank's Constant. $$h = 6.626 \times 10^{-14} J - sec.$$ i.e., when the atom is in stationary state it does not emit any radiation. When its energy changes from $W_2$ to $W_1$ then the atom is said to have moved from one stationary state to the other. The otom remains in the new state corresponding to $W_1$ . Only during transition, will some energy be radiated. A stationary state is desermined by the condition that the angular momentum of the electron in this state must be an integral multiple of h/2 m. $$So = mr - \frac{nh}{2\pi}$$ where n is an integer, other than zero. #### 2.1.3 EFFECTIVE MASS An electron mass 'm' when placed in a crystal lattice, responds to applied field as if it were of mass m\*. The reason for this is the interaction of the electron even within lattice. E = Kinetic Energy of the Free Electron p = Momentum v = Velocity m = Mass שונו = מ m\* = Effective mass of electron $$E = \frac{p^2}{2m}$$ Electrons in a solid are not free. They move under the combined influence of an external field plus that of a periodic potential of atom cores in the lattice. An electron moving through the lattice can be represented by a wave packet of plane waves grouped around the same value of K which is a wave vector. Electron velocity falls to zero at each band edge. This is because the electron wave further secomes standing wave at the top and bottom of a band i.e., $v_g = 0$ . Now consider an electronic wave packet moving in a crystal lattice under the influence of an externally applied uniform electric field. If the electron has an instantaneous velocity $\mathbf{v}_{\mathbf{z}}$ and moves a distance dx in the direction of an accelerating force $\mathbf{F}_{\mathbf{z}}$ in time dt. it acquires energy dE where $$\begin{split} \delta E &= F \times \delta x = F \times v_g \times \delta t \\ \delta E &= \frac{F}{h} \times \frac{\delta E}{\delta k} \times \delta t \\ v_g &= \frac{\delta E}{h \delta k} \end{split}$$ Within the limit of small increments in K, we can write. Hut this is not the case for the electron in a solid because the externally applied force is not the only force acting on the electrons. Forces associated with the periodic lattice are also present. Acceleration of an electronic wave packet in a solid is equal to the rate of change of its velocity. Acceleration of an electron in a solid $$=\frac{d \, v_g}{d \, t} = \frac{d}{d \, t} \left( \frac{d \, E}{d \, p} \right) = \frac{d^2 \, E}{(d \, p)(d \, t)}$$ $$v_g = \frac{d \, E}{d \, p}$$ $$\frac{d \, k}{d \, t} = \frac{F}{h}$$ $$F = h \times \frac{d \, k}{d \, t}$$ $$\frac{d \, k}{d \, t} = \frac{F}{h} \qquad \qquad \text{from Eq. (2.1.)}$$ $$\therefore \qquad \frac{d \, v_g}{d \, t} = \left( \frac{d \, p}{d \, t} \right) \frac{d^2 \, E}{d \, p^2} = \frac{F}{h^2} \times \frac{d^2 \, E}{d \, p^2}$$ or $$F = h^2 \times \left( \frac{d^2 \, E}{d \, p^2} \right)^{-1} \times \frac{d \, v_g}{d \, t}$$ This is of the form, F = ma, from Newton's Laws of Motion, where $$m^* = \hbar^2 \times \frac{\left(d^2 E\right)^{-1}}{\left(dp^2\right)^2}$$ and $a = \frac{dv_g}{dt}$ $$\therefore F = m^* \times \frac{dv_g}{dV}$$ where m\* is the effective mass. If an electric field $\varepsilon$ is impressed, the electron will accelerate and its velocity and energy will increase. Hence the electron is said to have positive mass. On the other hand, if an electron is at the upper end of a hand, when the field is applied, its energy will increase and its velocity decreases. So the electron is said to have negative mass. In an atom, Coulombs force of attraction = $$\frac{e^2}{4\pi \epsilon_0} r^2$$ Centripetal Force = $$\frac{mv^2}{r}$$ Equating these two forces in an atom, But mvr = $$\frac{nh}{2\pi}$$ h = Plank's Constant; n = Principle Quantum Number. v = $\frac{nh}{2\pi mt}$ ..........(2.3) Substituting the value of v in Equation (2.2). $$r = \frac{e^{2} \times 4\pi^{2} m^{2} r^{2}}{4\pi \epsilon_{o} \cdot m \times n^{2} h^{2}}$$ $$\therefore \qquad r = \frac{\pi^{2} h^{2} \epsilon_{o}}{\pi m e^{2}}$$ ......(2.4) This is the expression for radii of stable states. Energy possessed by the atom in the stable state is $$W = \frac{e^2}{8\pi \, \epsilon_0 \, \tau} \qquad \qquad \dots \dots (2.5)$$ Substituting the value of r in Eq. (2.5), then $$W = - \; \frac{e^2 \times \pi \, me^2}{8 \, \pi \, \varepsilon_0 \, n^2 h^2 \, \varepsilon_0} \label{eq:Weight}$$ $$W = -\frac{me^4}{8h^2 \in \frac{1}{n}} \cdot \frac{1}{n^2}$$ Thus energy W corresponds to only the coulombs force due to attraction between ground electron (negative charge) and proton (positive charge) ## Problem 2.1 Determine the radius of the lowest state of Ground State. Solution $$n = 1$$ $$v = r + \frac{n^2 h^2 \in_0}{\pi m e^2}$$ Plank's Constant, $h = 6.626 \times 10^{-34} \text{ J-sec}$ Pennjinvity, $\epsilon_{\alpha} = 10^{-9}/36\pi$ Substituting the values and simplifying, $$\therefore \qquad r = 0.58 A^{\rm H}$$ ## 2.1.4 ATOMIC ENERGY LEVELS For different elements, the value of the free electron concentration will be different. By spectroscopic analysis we can determine the energy level of an element at different wavelengths. This is the characteristic of the given element. The lowest energy state is called the normal level or ground level. Other stationary states are called *excited*, *radiating*, *critical* or *resonance* levels. Generally, the energy of different states is expressed in eV rather than in Joules, and the emitted radiation is expressed by its wavelength $\lambda$ rather than by its frequency. This is only for convenience since Joule is a larger unit and the energy is small and is in electron volts. $$F = \frac{W_2 - W_1}{h}$$ $$f = \frac{C}{\lambda}$$ $$C - \text{Velocity of Light} - 3 \times 10^{10} \text{ cm / sec.}$$ $$h = \text{Plank's Constant} = 6.626 \times 10^{-34} \text{ J - sec.}$$ $$f = \text{Frequency of Radiation}$$ $$\lambda = \text{Wavelength of emitted radiation}$$ $$W_1 \text{ and } W_2 \text{ are the energy levels in Joules.}$$ $$1 \text{ eV} - 1.6 \times 10^{-19} \text{ Joules}$$ $$\frac{C}{\lambda} = \frac{(E_2 - E_1) \times 1.6 \times 10^{-19}}{h}$$ $$\frac{3 \times 10^{10}}{\lambda} = \frac{(E_2 - E_1) \times 1.6 \times 10^{-19}}{6.626 \times 10^{-34}}$$ E<sub>1</sub> and E<sub>2</sub> are energy levels in eV. or $$\lambda = \frac{3 \times 10^{10} \times 6.626 \times 10^{-34}}{(E_2 - E_1) \times 1.6 \times 10^{-16}}$$ $$\lambda = \frac{12,400}{(E_2 - E_1)} \Lambda^{\circ}$$ where $\lambda$ is in Armstrong, $1A^0 = 10^{-3}$ cm = $10^{-13}$ m, and $E_2$ and $E_1$ in eV. ## 2.1.5 Photos Nature of Light An electron can be in the excited state for a small period of $10^{-7}$ to $10^{-10}$ sec. Afterwards it returns back to the original state. When such a transition occurs, the electrons will inose energy equal to the difference of energy levels $(E_2 - E_1)$ . This loss of energy of the atom results in radiation of light. The frequency of the emitted radiation is given by $$f = \frac{\left( \mathbf{E}_2 - \mathbf{E}_1 \right)}{\mathbf{h}}.$$ According to classical theory it was believed that atoms continuously radiate energy. But this is not true. Radiation of energy in the form of photons takes place only when the transition of electrons will take place from higher energy state to lower energy state, so that ( $E_2 - E_1$ ), is positive. This will not occur if the transition is from lower energy state to higher energy state. When such photon radiation takes place, the number of photons tiberated is very large. This is explained with a numerical example given below. #### Problem 2.2 For a given 50 W energy vapour lamp, 0.1% of the electric energy supplied to the lamp, appears in the ultraviolet line 2,537 A<sup>II</sup>. Calculate the number of photons per second, of this wavelength emitted by the lamp. #### Solution $$\lambda = \frac{12.400}{(E_2 - E_1)}$$ $\lambda$ - Wavelength of the emitted radiation E<sub>1</sub> and E<sub>2</sub> are the energy levels in eV. $(E_2-E_1)$ is the energy passed by each photon in eV of wavelength $\lambda$ . In the given problem, $\lambda=2,537$ A°, $(E_2-E_1)=?$ $$(E_2 - E_1) = \frac{12.400}{2.537} = 4.88 \text{ eV/photon}$$ 0.1% of 50W energy supplied to the lamp is, $$i e_w = \frac{0.1}{100} \times 50 = 0.05 \text{ W} = 0.05 \text{ J/Sec}$$ $$v = 1 \text{ W} - 1 \text{ J/sec}$$ Converting this . To the electron Volts. $$\frac{0.05 \text{ J/sec}}{1.6 \times 10^{-19} \text{ J/eV}} = 3.12 \times 10^{17} \text{ eV/sec}$$ This is the total energy of all the photons liberated in the $\lambda$ = Wavelength of 2,537 A°, Number of photons emitted per sec $$= \frac{10 \text{fall energy}}{\text{energy / photon}}$$ $$= \frac{3.12 \times 10^{15} \text{ ev/sec}}{4.88 \text{ ev/ photon}}$$ $$= 6.4 \times 10^{16} \text{ photon/sec}$$ The lamp emits $6.4 \times 10^{16}$ photons / sec of wavelength $\lambda = 2.537 A^{\circ}$ . ## 2.1.6 IONIZATION POTENTIAL :: If the most loosely bound electron ( free electron ) of an atom is given more and more energy, it moves to stable state (since it is loosely bound, its tendency is to acquire a stable state. Electrons orbiting closer to the nucleus have stable state, and electron orbiting in the outermost shells are loosely bound to the nucleus). But the stable state acquired by the electron is away from the nucleus of the atom. If the energy supplied to the loosely bound electron is enough large, to move it away completely from the influence of the parent nucleus, it becomes detached from it. The energy required to detach on electron is called Ionization Potential. #### 2.1.7 COLLISIONS OF ELECTRONS WITH ATOMS If a toosely bound electron has to be liberated, energy has to be supplied to it. Consider the case when an electron is accelerated and collides with an atom. If this electron is moving slowly with less energy, and collides with an atom, it gets deflected, i.e., its direction changes. But no considerable change occurs in energy. This is called *Elastic Collision*. If the electron is having much energy, then this electron transfers its energy to the loosely bound electron of the atom and may remove the electron from the atom itself. So another free electron results. If the hombarding electron is having energy greater than that required to liberate a loosely bound electron from atom, the excess energy will be shared by the bombarding and liberated electrons. ## Problem 2.3 Argon resonance radiation, corresponding to an energy of 11.6 eV falls upon sodium vapor. If a photon ionizes an unexcited sodium atom, with what speed is the electron ejected? The ionization potential of sodium is 5.12 eV. ## Solution lunization potential is the minimum potential required to liberate an electron from its parent atom. Argon energy is 13.6 eV. Runization Potential of Na is 5.12 eV. The energy possessed by the electron which is ejected is $$11.6 - 5.12 = 6.48 \text{ eV}$$ or Potential. $$V = 6.48 \text{ volts} \qquad ( \odot \text{ TeV energy, potential is IV })$$ Its velocity $$V = \sqrt{\frac{12eV}{m}} = 5.93 \times 10^5 \text{ $\sqrt{6.48}$} = 1.51 \times 10^6 \text{ m/sec.}$$ ## Problem 2.4 With what speed must an electron be travelling in a sodium vapor lamp in order to excite the yellowline whose wavelength is $5,893 \text{ A}^{\circ}$ . ## Solution $$\begin{aligned} \text{Ec} &\geq \frac{12.400}{5.893} \geq 2.11 \text{ eV} & \text{(Corresponding to evergy of 2.11 eV,} \\ & \text{the potential is 2.11 Volts.)} \end{aligned}$$ $$V = 2.11 \text{ Volts}$$ $$\therefore \text{ Velocity.} \quad v = \sqrt{\frac{2eV}{r^2}} = 5.93 \times 10^5 \text{ } \sqrt{2.11} = 8.61 \times 10^5 \text{ m/sec.}$$ ## Problem 2.5 A radio transmitter radiates 1000 W at a frequency of 10 MHz. - (a) What is the energy of each radiated quantum in ev? - (b) How many quanta are emitted per second? - (c) How many quanta are emitted in each period of ascillation of the electromagnetic field? #### Solution $$f = 10 \text{ MHz} = 10^7 \text{ Hz, h} = 6.626 \times 10^{-34} \text{ Joules / sec}$$ $$\therefore \qquad E = 6.626 \times 10^{-34} \cdot 10^7 = 6.626 \times 10^{-27} \text{ Joules / Quantum}$$ $$= \frac{6.626 \times 10^{-27}}{1.6 \times 10^{-19}} = 4.14 \times 10^{-8} \text{ eV / Quantum}$$ (b) 1W = 1 Joule/sec 1000 W = 1000 Joides/sec = Total Energy Energy possessed by each quantum = 6.626 × 10<sup>-17</sup> Joules/Quantum. $$\therefore \qquad \text{Total number of quanta per sec, N} = \frac{1000}{6.676 \times 10^{-27}} = 1.5 \times 10^{29} / \text{sec}$$ (c) One cycle $= 10^{-7}$ sec. ∴ Number of quanta emitted per cycle: $$-10^{-7} \times 1.51 \times 10^{29}$$ - $1.51 \times 10^{22}$ per cycle #### Problem 2.6 - (a) What is the minimum speed with which an electron must be travelling in order that a collision between it and an unexcited Neon atom may result in ionization of this atom? The Ionization Potential of Neon is 21.5 V. - (b) What is the minimum frequency that a photon can have and still be able to cause Photo-lonization of a Neon atom? ## Solution (a) Innization Potential is 21.5 V $$\triangle$$ Velocity = $\sqrt{\frac{2eV}{m}} = 5.93 \times 10^6 \sqrt{21.5} \approx 2.75 \times 10^6 \text{ m/sec}$ Wavelength of radiation. **(b)** $$\lambda = \frac{12,400}{E_2 - E_1} = \frac{12,400}{21.5} = 577 \text{ A}^2$$ Frequency of radiation, $$f = \frac{C}{\lambda} = \frac{3 \times 10^8}{577 \times 10^{-10}} = 5.2 \times 10^{15} \text{ Hz}$$ ## Problem 2.7 Show that the time for one revulution of the electron in the hydrogen atom in a circular path around the nucleus is $$T = \frac{m^{2/2}e^{\frac{2}{3}}}{4\sqrt{2}}\frac{e^{\frac{2}{3}}}{e_{\infty}\left(-W\right)^{2}}\;,$$ Solution $$V = \sqrt{\frac{e^2}{4\pi m \, \epsilon_o \, r}}$$ $$T = \frac{2\pi r}{v} = \frac{2\pi r (4\pi m \, \epsilon_o \, r)^{3/2}}{e} = \frac{2\pi r^3 (4\pi m \, \epsilon_o \, r)^{3/2}}{e}$$ $$r = \frac{e^2}{4\pi \, \epsilon_o \, W}$$ Hut radius, $$T = \frac{m^{2}e^{2}}{4\sqrt{2}} = \frac{1}{(-W)^{1/2}}$$ ## Problem 2.8 A photon of wavelength 1.400 $A^{\circ}$ is absorbed by cold increary vapor and two other photons are emitted. If one of these is the 1.850 $A^{\circ}$ line, what is the wavelength $\lambda$ of the second photon? #### Satution $$(|E_J| + E_T) = \frac{12,400}{\lambda} = \frac{12,400}{1400} = 8.86 \text{ eV}$$ 1850° A° line is from 6.71 eV to 0 eV. .. The second photon must be from \$.86 to 6.71 eV. So. $$\Delta E = 2.15 \text{ eV}.$$ $$\lambda = \frac{(2.400)}{(E_2 - E_1)}$$ $$\lambda = \frac{12.400}{2.15} = 5767 \text{ A}^3.$$ ## 2.1.8 METASTARLE STATES An atom may be clevated to an excited energy state by absorbing a photon of frequency f and thereby move from the level of energy $W_1$ to the higher energy level $W_2$ where $W_1 = W_1 + Ig$ . But certain states may exist which can be excited by electron bombardment but not by photo excitation (absorbing photons and raising to the excited state). Such levels are culted metastable states. A transition from a metastable level to a normal state with the emission of radiation has a very low probability of occurence. Transition from higher level to a metastable state are permitted, and several of these will occur. An electron can be in the metastable state for about 10<sup>-2</sup> to 10<sup>-4</sup> sec. This is the mean life of a metastable state. Metastable state has a long lifetime because they cannot come to the normal state by emitting a photon. Then if an atom is in metastable state how will income to the normal state? It cannot release a photon to come to normal state since this is forbidden. Therefore an atom in the metastable state can come to normal state only by colliding with another molecule and giving up its energy to the other molecule. Another possibility is the atom in the metastable state may receive additional energy by some means and hence may be elevated to a higher energy state from where a transition to normal state can occur. ## 2.1.9 Wave Properties of Matter. An atom may absorb a photon of frequency f and move from the energy level $W_1$ to the higher energy level $W_2$ where $W_2 = W_1 + hf$ . Since a photon is absorbed by only one atom, the photon acts as if it were concentrated in one point in space. So wave properties can not be attributed to such atoms and they behave like particles Therefore according to "deBroglie" hypothesis, dual character of wave and particle is not limited to radiation alone, but is also exhibited by particles such as electrons, atoms, and molecules. He calculated that a particle of mass "m" travelling with a velocity v has a wavelength \( \) given by $$\lambda = \frac{b_1}{mv} = \frac{b_1}{p}$$ ( $\lambda$ is the wavelength of waves consisting of these particles ). where 'p' is the momentum of the particle. Wave properties of moving electrons can be made use to explain Buhr's postulates. A stable orbit is one whose circumference is exactly equal to the wavelength $\lambda$ or $n\lambda$ where n is an integer other than zero. Thus $2\pi r = n\lambda - r = radius$ of orbit. n = Principle Quantum Number. But according to DeBroglie, This equation is identical with Bohr's condition. $mvr = \frac{na}{2\pi}$ ## 2.1.10 SCHRODINGER EQUATION Schrödinger carried the implications of the wave nature of electrons. A branch of physics called *Wave Mechanics* or *Quantum Mechanics* was developed by him. If deBroglie's concept of wave nature of electrons is correct, then it should be possible to deduce the properties of an electron system from a mathematical relationship called the *Wave Equation* or *Schrodinger Equation*. It is $$\nabla^2 \phi = \frac{1}{v^2} \cdot \frac{\partial^2 \phi}{\partial t^2} = 0, \qquad (2.6.1)$$ where $$\nabla^2 = \frac{\partial^2}{\partial x^2} - \frac{\partial^2}{\partial y^2} - \frac{\partial^2}{\partial z^2}$$ $\phi$ can be a component of electric field or displacement or pressure |v| is the velocity of the wave, and "f" is the time. The variable can be eliminated in the equation by assuming a solution. $$\phi(\mathbf{x}, \mathbf{y}, \mathbf{z}, t) = \phi(\mathbf{x}, \mathbf{y}, \mathbf{z})e^{\mathbf{j}\mathbf{u}t}$$ This represents the position of a particle at 't' in 3-D Motion. $\omega$ = Angelar Frequency = 2 $\pi f$ ω is regarded as constant, while differentiating. $\phi$ is a function of x, y, z and t. But $\Psi$ is a function of x, y and z only To get the independent Schrodinger Equation $$\frac{\partial \phi}{\partial t} = j\omega \psi(x,y,z)e^{\mu x}$$ $$\frac{\partial^2 \phi}{\partial t^2} = -\omega^2 \psi(x, y, z) e^{\mu \omega t}$$ But $$\omega = 2\pi f$$ $$\omega^2 = 4\pi^2 f^2$$ So. Substituting this in the original Schrodinger's Equation. $$e^{iwt}\left\{\nabla^2 \psi + \frac{1}{v^2} \times 4\pi^2 f^2 \psi\right\} = 0$$ But $$\lambda = \frac{v}{f}$$ ; Wavelength - $\frac{\text{Velocity}}{\text{Frequency}}$ $$V^2 \psi - \frac{4\pi^2}{\lambda^2} \psi = 0 \qquad ........(2.6.2)$$ But $$\lambda = \frac{h}{mv} = \frac{h}{p}$$ $v = Velocity.$ This is deBrogile's Relationship. $$\frac{1}{\lambda^2} = \frac{p^2}{\mu^2}$$ But $$p^{2} = m^{2} v^{2} - 2 \text{ (Kinetic Energy ) in } \Rightarrow \text{ (K.f.} = \angle sav^{2}$$ $$\text{Kinetic Energy = Total Energy (W) = Potential Energy (U)}$$ $$\Rightarrow p^{2} = 2 \text{ (W + U)} \text{ m}$$ $$\Rightarrow \frac{p^{2}}{h^{2}} = \frac{2m}{h^{2}} \text{ (W + U)} \qquad .............................(2.6.3)}$$ Substituting Eq. (2.7.3) in Eq. (2.7.2) we get. $$V^2 \Psi + \frac{8\pi^2 m}{h^2} (W - U) \Psi = 0.$$ This is the Time Independent Schrödinger Equation 9' is a function of 'C But this equation as such is not containing the term 'C. ## 2.1.13 WAVE FUNCTION $\Psi$ is called as the wave function, which describes the behavior of the particle. $\Psi$ is a quantity whose square gives the probability of finding an electron, $\|\Psi\|^2(dx \times dy \times dz)$ is proportional to the probability of finding an electron in volume dx, dy and dz at point P(x, y, z). Four quantum numbers are required to define the wave function. They are: ## 1. The Principal Quantum Number 'n' : It is an integer 1, 2, 3, .... This number determines the total energy associated with a state. It is same as the quantum number 'n' of Bohr atom. # 2. The Orbital Angular Momentum Quantum Number 1: It takes values 0, 1, 2,...1,... $$(n - l)$$ The magnitude of this angular momentum is $$\sqrt{(l)(l+1)} \times \frac{h}{2\pi}$$ It indicates the shape of the classical orbit. # The orbital magnetic number m<sub>i</sub>: This will have values $0, \pm 1, \pm 2, \dots \pm I$ . This number gives the orientation of the classical orbit with respect to an applied magnetic field. The magnitude of the Angular Momentum along the direction of magnetic $$field = m_f \left( \frac{h}{2\pi} \right).$$ # 4. Electron Spin: It was found is 1925 that in addition to assuming that electron orbits round the nucleus, it is also necessary to assume that electron also spins around itself, in addition to orbiting round the nucleus. This intrinsic electronic angular momentum is called *Electron Spin*. When an electron system is subjected to a magnetic field, the spin axis will orbit itself either parallel or anti-parallel to the direction of the field. The electron angular momentum is given by $\mathbf{m}_s\left(\frac{\mathbf{h}}{2\pi}\right)$ where the spin quantum $\mathbf{m}_s$ number may have values $\pm V_s$ or $\pm V_s$ . ## 2.1.12 Electronic Configuration ## PAULI'S EXCLUSION PRINCIPLE No two electrons in an electron system can have the same set of four quantum numbers $n,\ell,m'$ and $m_e$ . Electrons will accupy the lower most quantum state. # ELECTRONIC SHELLS ( PRINCIPLE QUANTUM NUMBER ) All the electrons which have the same value of 'n' in an atom are said to belong to the same electron shall. These shells are identified by letters K, L, M, N corresponding to $n=1,2,3,4,\ldots$ . A shell is subdivided into sub-shells corresponding to values of l and identified as s, p, d, f, g; h, for $l=0,1,2,3,\ldots$ respectively. This is shown in Table 2.1. | Tuble 2.1 | | | | | | | | | | | |-----------|-----|---|-----|-----|-----|----|-----|---|----|----| | Shell | K | ┌ | l | , и | | | N | | | | | п | - 1 | | 2 | 3 | | | 4 | | | | | i | a | 0 | | 0 | - t | 2 | υ | 1 | 2 | 3 | | subshell | 5. | s | , 5 | 5 | Г | d | 5 | p | d | j. | | No. of | 2 | 2 | 6 | ¢+ | ń | ıΩ | 1 | 6 | 10 | 14 | | electron | 2 | | R | 1# | | | 3.2 | | | | ## ELECTRON SHELLS AND SUBSHELLS Number of Electrons in a sub shell = 2(2l + 1) n = 1 corresponds to K shelf I = 0 corresponds to a sub-shell $$f = 0, \dots, (n-1)$$ if $a = 1$ , I = 0 is the only possibility Number of electrons in K shall = 2(2l+1) = 2(0+1) = 2 electrons. K shell will have 2 electrons. This is written as $1s^2$ pronounced as "one s two" (It corresponds to K shell, n = 1; s is the sub-shell corresponds to i = 0 number of electron is 2. Therefore, $1s^2$ ) If n = 2, it is ' $\Gamma$ shell If I = 0, it is 's' sub-shell If l = 1, it is 'p' sub-shell Number of electron in 's' sub-shell (i.e., l = 0) = 2 × (2l + 1) = 2(0 + 1) = 2 Number of electron is 'p' sub-shell (i.e., l=1) $+2[(1\times 2)+1)]=6$ In I shell there are two sob shells, s and p. $\therefore$ Total number of electron in l shell = 2 + 6 = 8 This can be represented as $2s^2 \cdot 2p^6$ If $n \neq 3$ , at is M shell It has 3 sub-shell s. p. d, corresponding to t = 0, 1, 2 In 's' sub-shell number of electrons (l=0)=2(1:l=0) 2(2l=1) In 'p' sub-shell number of electrons (l-1) = 2(2+1) = 6 In 'd' sub shell number of electrons $(l=2)=2(2\times 2+1)=10$ Total number of electrons in M shell = 10 - 6 - 2 = 18 This can be represented as $3s^2 3p^6 3d^{10}$ #### **ELECTRONIC CONFIGURATION** Atomic number '2' gives the number of electrons orbiting round the nucleus. So from the above analysis, electron configuration can be given as $1s^2 2s^2 2p^6 3s^4$ . First k shell ( n=1 ) is to be filled. Then I shell ( n = 2 ) and so on. In 'k' shell there is one sub shell (s) (I=0). This has to be filled. In 'L' shell there are two sub-shells and p. First - s and then place to be filled and snion. The sum of subscripts 2 + 2 - 6 + 1 = 11. It is the atomic number represented as Z. For Carbon, the Atomic Number is 6., i.e., Z = 6. The electron configuration is $1s^2 2s^2 2p^2$ For the Ge Z=32. So the electronic configuration of Germanium is, $$1s^2 2s^2 2p^6 3s^2 3p^6 3d^{10} 4s^7 4p^2$$ For the Si Z = 14. So the electronic configuration of Silicon is, $1s^2 2s^2 2p^6 3s^7 3p^7$ # 2.1.13 Types of Electron Emission Electrons at absolute zero possess energy ranging from 0 to $E_{\rm F}$ the formi level. It is the characteristic of the substance. But this energy is not sufficient for electrons to escape from the surface. They must posses energy $E_0 = E_{\rm F} + E_{\rm W}$ where $E_{\rm W}$ is the work function in eV. E<sub>B</sub> = Barrior's Energy $E_{y}$ = Fermi Level Ew = Work Function. Different types of Emission by which electrons can emit are - (1) Thermionic Emission - (2) Secondary Emission - (3) Photoelectric Emission - (4) High field Emission # 1. THERMIONIC EMISSION Suppose, the metal is in the form of a filament and is heated by passing a current through it. As the temperature is increased, the electron energy distribution starts in the metal changes. Some electrons may acquire energy greater than $E_{\rm B}$ sufficient to escape from the metal. # Ew: Work function of a metal. It represents the amount of energy that must be given for the electron to be able to escape from the metal. It is possible to calculate the number of electrons striking the surface of the metal per second with sufficient energy to be able to surmount the surface barriers and hence escape. Based upon that, the thermionic current is, It is also written as $$\frac{I_{th}}{S} = J = AoT^2 e^{\frac{T^2}{\sqrt{T}}} = AT^2 e^{\frac{T^2}{T}}$$ where $$A = A_{ij}$$ and $B = \frac{F_{ijk}}{k}$ where S = Area of the filament in m7 ( Surface Area ) An= Constant whose dimensions are A/m<sup>2</sup> °K T = Temperature in "K K = Boltzman's constant eV/'K $E_{ab} = -Work function in eV$ This equation is called *Thermionic Emission Current* of *Richardson - Dushman Equation* $E_{w}$ is also called as latent heat of evaporation of electrons similar to evaporation of molecules from a liquid Taking logarithms $$\log I_{th} \equiv \log \left( S|A_{c} \right) - \frac{E_{w}}{kT} \log e + \log T^{2}$$ $$\log I_{th} = 2 \log T = \log S \text{ Ao} = 0.434 \left( \frac{E_{M_s}}{kT} \right)$$ $$\log e = 0.434$$ So if a graph is plotted between (log $I_{0s}$ = 2 log T) $V_N$ $\frac{1}{T}$ , the result will be a straight line having a slope = $-0.434\left(\frac{E_W}{kT}\right)$ from which $E_W$ can be determined. Lit and T can be determined experimentally $I_{th}$ is a very strong function of T. For Fungstea, $E_{W} = 4.52 \text{ eV}$ . #### CONTACT POTENTIAL Consider two motals in contact with each other forming junction at C as in Fig.2.1. The contact difference of potential is defined as the Potential Difference $V_{AB}$ between a point A, just out side metal1 and a point B just outside metal2. The reason for the difference of potential is, when two metals are joined, electrons will flow from the metal of lower Work Function, say 1 to the metal of higher Work Function say 2. ( $\cdots$ $\Gamma_W = \Gamma_R - \Gamma_R - \Gamma_R$ electrons of lower work function means $\Gamma_R$ is small or $\Gamma_R$ is large ). Flow of electrons from metal 1 to 2 will continue till metal 2 has acquired sofficient negative charge to repel lextra new electrons. $E_B$ value will be almost same for all metals. But $E_B$ differs significantly. Fig 2.1 Contact Potential In order that the fermi levels of both the metals are at the same level, the potential energy difference $E_{AB} = E_{W2} - E_{W1}$ , that is, the contact difference of potential energy between two metals is equal to the difference between their work functions. If metals 1 and 2 are similar then contact potential is zero. If they are dissimilar, the metal with lower work function becomes positive, since it looses electrons. # ENERGIES OF EMITTED ELECTRONS At absolute zero, the electrons will have energies ranging from zero to $E_\Gamma$ . So the electrons liberated from the metal surface will also have different energies. The minimum energy required is the harrier potential to escape from the metal surface, But the electrons can acquire energy greater than $E_0$ to escape from the surface. This depends upon the initial energy, the electrons are possessing at room temperature. Consider a case where anode and cathode are plane parallel. Suppose the voltage applied to the cathode is lower, and the anode is indirectly heated. Suppose the minimum energy required to escape from the metal surface is 2 eV. As collector is at a potential less than 2V, electrons will be collected by the collector. If the voltage of cathode is fower, below 2V, then the current also decreases exponentially, but not abruptly. If electrons are being emitted from cathode with 2eV energy, and the voltage is reduced below 2V, then there must be abrupt drop of current to zero. But it doesn't happen This shows that electrons are emitted from surface of the emitter with different velocities. The decrease of current is given by $1 = I_{1h} e^{-Vt}$ where $V_t$ is the retarding potential applied to the collector and $V_T$ is Volt equivalent of temperature. #### SCHOTTKY EFFECT If a cathode is heated, and anode is given a positive potential, then there will be electron emission due to thermionic emission. There is accelerating field, since anode is at a positive potential. This accelerating field tends to lower the Work Function of the cathode material. It can be shown that under the condition of accelerating field H is $$1 = I_{00} e^{+0.84 \cdot 61/271}$$ where $I_{th}$ is the zero field thermionic current and T is cathode temperature in 0 $^{\circ}$ K. The effect that thermionic current continues to increase as E is increased ( even though T is kept constant ) is known as Schottky Effect. #### 2. SECONDARY EMISSION This emission results from a material (metal or dielectric) when subjected to electron bombardment. It depends upon, - 1. The energy of the primary electrons. - 2. The angle of incidence. - 3. The type of material. - 4. The physical condition of surface : whether surface is smooth or rough. Yield or secondary emission ratio S is defined as the ratio of the number of secondary electrons to primary electrons. It is small for pure metals, the value being 1.5 to 2. By contamination or giving a coating of alkali metal on the surface, it can be improved to 10 or 15. # 3. PHOTO ELECTRIC EMISSION Photo-Electric Emission consists of Tiberation of electrons by the incidence of light, on certain surfaces. The energy possessed by photons is hf where h is Plank's Constant and f is Requency of incident hight. When such a photon impinges upon the metal surface, this energy hf gets transferred to the electrons close to the metal surface whose energy is, very near to the barrier potential. Such electrons gain energy, to overcome the barrier potential and escape from the surface of the metal resulting in photo electric emission. For photoelectric emission to take places, the energy of the photon must at least be equal to the work function of the metal. That is hf $\geq$ e0 where $\phi$ is the voltage equivalent Work Function, (i.e. Work Function expressed in Volts). The minimum frequency that can cause photo-electric emission is called threshold frequency and is given by $$f_{\Gamma} = \frac{c\phi}{h}$$ The wavelength corresponding to threshold frequency is called the Threshold Wavelength. $$\lambda_{ij} \sim \frac{C}{f_{ij}} \approx \frac{h_{ij}}{g_{ij}}$$ If the frequency of radiation is less than $f_T$ , then additional energy appears as kinetic energy of the emitted electron φ is the Volt equivalent of Work Function. $$v = \sqrt{\frac{2eV}{m}}$$ v is the Velocity of electrons in m/sec. $$[\overline{1y} - \overline{-oe} + eV] \qquad \dots \dots (2.9)$$ # LAWS OF PHOTO ELECTRIC EMISSION - For each photo sensitive material, there is a threshold frequency below which emission does not take place. - The amount of photo electric emission (current) is proportional to intensity - Photo electric emission is instantaneous. ( But the time log is in none-sec.) - 4. Photo electric current in ampsixatt of incident light depends upon [f]. #### 4. HIGH FUELD EMISSION Suppose a cathode is placed inside a very intense electric field, then the Potential Energy is reduced. For fields of the order of $10^9$ V/m, the barrier may be as thin as $100 \, \text{A}^\circ$ . So the electron will travel through the barrier. This emission is called as *High Field Emission* or *Auto Electronic Emission*. #### Problem 2.9 Estimate the percentage increase in emission from a longsten filament when its temperature is raised from 2400 to 2410 °K. $$A_o = 60.2 \times 10^4 \text{ A/m}^2/^{\circ} \text{K}^2$$ B = 52.400 °K A and B are constants in the equation for current density J Solution $$JS_1 = A T_1^2 = 1142 A / m^2$$ $$JS_2 = AT_2^2 e^{-H/T} = 1261 A / m^2$$ Percentage Increase = $\frac{1261 - 1142}{1142} \times 100 = 10.35\%$ #### Problem 2.10 A photoelectric cell has a cesium cathode. When the cathode is illuminated with hight of $\lambda = 5500 \times 10^{-19}$ m, the minimum anode voltage required to inhibit built anode correct is 0.55 V. Calculate (a) The work function of cesium $\phi = 1.71 \text{ Volts}$ (b) The longest λ for which photo cell can function by applying 0.55V to anode the emitted electrons are repelled. So the current can be inhibited #### Solution (a) In $$f = e\phi + eV$$ $V = 0.55 \text{ volts}$ $\phi = \text{Work Function (WF)} = ?$ $$f = \frac{C}{\lambda}$$ $$\therefore \frac{h.C}{\lambda} = e (\phi - V)$$ Plank's Constant, $h = 6.63 \times 10^{-34} \text{ J sec}$ . Charge of Electron. $e = 1.6 \times 10^{-19} \text{ C}$ Velocity of Light. $C = 3 \times 10^8 \text{ m/sec}$ $$= \frac{6.63 \times 10^{-34} \times 3 \times 10^8}{5500 \times 10^{-19}} = 1.6 \times 10^{-19} (\phi \pm 0.55)$$ # (b) Threshold Wavelength: $$\begin{split} \lambda_{\alpha} &= \frac{Ch}{e \varphi} \\ \lambda_{\alpha} &= \frac{12.400}{e} = \frac{12.400}{1.71} = 7.250 \ A^{\circ} \end{split}$$ # Problem 2.11 If the temperature of a tungsten filament is raised from 2300 to 2320 °K, by what percentage will the emission change? To what temperature must the filament be raised in order to double its energy at 2300 °K. Ew for Tungsten = 4.52 eV. Boltzman's Constant K = 8.62 × $10^5$ eV/°K. # Solution (a) $$I_{th} = S.A_{tt} T^2 e^{-t.w kT}$$ Taking Logarithms $$In \ t_{th} = 2 \ \log T = In \ S \ A_{n} = \frac{E_{w}}{kT}$$ $$Differentiating, \qquad \left(\frac{2}{T} + \frac{E_{w}}{KT^{2}}\right) \frac{dT}{T^{2}}$$ $$= \frac{dI_{ch}}{I_{w}} = \left(2 - \frac{E_{w}}{kT}\right) \frac{dT}{T} = \left(2 - \frac{4.52}{[8.62 \times 10^{-5}]23 \cdot [0]}\right) \frac{20}{23 \cdot [0]} = 21.4\%$$ (b) $$l_{th} = S.Ao (2300)^{2} \frac{4.52}{e^{8.62 \times 10^{-2} \times 2300}}$$ $$2l_{th} = S.Ao (T)^{2} \frac{4.52}{e^{8.62 \times 10^{-2} \times 2300}}$$ Ratio of these two equation is $$2 = \left(\frac{T}{2300}\right)^2 \cdot e^{-\frac{52,400}{7} + 12.8}$$ Taking log to the base 10, $$\log 2 = 2 \log \left(\frac{T}{2300}\right) - \left(\frac{52,400}{T} + 22.8\right) \log e$$ $$\log 2 = 2 \log \left(\frac{T}{2300}\right) - \frac{52400}{T} \times 0.434 = 22.8 \times 0.434$$ $$9.6 + 2 \log \left(\frac{T}{2300}\right) = \frac{22,800}{T}$$ This is solved by Trail and Error Method to get $T = 2370^{\circ}$ K #### Problem 2.12 In a cyclotron, the magnetic field applied is 1 Tesla. If the ions (electrons) cross the gap between the D shaped discs dees twice in each cycle, determine the frequency of the R.F. voltage. If in each passage through the gap, the potential is increased by 40,000 volts how many passages are required to produce a 2 million volts particle? What is the diameter of the last semicircle? #### Solution $$\mathbf{R} = 1$$ Tests = $1$ Wb/m<sup>2</sup> Time taken by the particle to describe one circle is $1 = \frac{35.5 \mu sec}{D}$ $$T = \frac{35.5 \times 10^{-6}}{1}$$ sec, when it describes one circle, the particle passes through the gap twice The frequency of the R.F voltage should be the same $$f = \frac{1}{\Gamma} = \frac{1}{35.5 \times 10^{-6}} = 2.82 \times 10^{10} \text{ Hz.}$$ # Number of passages required : In each passage it gains 40,000 volts. To gain 2 million electron volts = $\frac{2 \times 10^6 \text{ V}}{40 \times 10^3 \text{ V}} = 50$ # Diameter of last semicircle: The initial velocity for the $50^{th}$ revolution is the velocity gained after $49^{th}$ revolution. Accelerating potential $V_0 = 49 \times 40.000 - 1.960 \; KV \; 49^{th}$ revolution Radius of the last semicircle = $R = \frac{3.37 \times 10^{-6}}{r_0} \sqrt{V_o}$ $$R = \frac{3.37 \times 10^{-6}}{1} \sqrt{1960 \times 10^{7}} = 47.18 \times 10^{-4} \text{ m}$$ Diameter = $2R = 94.36 \times 10^{-4} \text{ m}$ #### Problem 2.13 The radiated power density necessary to maintain an oxide costed filament at 110 °K is found to be $5.8 \times 10^4 \ \mathrm{W/m^2}$ . Assume that the heat loss due to conductor is 10% of the radiation loss. Calculate the total emission current and the cathode efficiency $\eta$ in ma/w. Take $$E_W = 1.0 \text{ eV},$$ $A_c = 100 \text{ A/m}^2 / {}^o\text{K}^2$ $S = 1.8 \text{ cm}^2$ $$\dot{K} = Boltzman's Constant in eV / {}^{o}K = 8.62 \times 10^{-3} eV / {}^{o}K$$ #### Solution If 10% is lost by conductor, then the total input power density is 1.1 $\times$ 5.8 $\times$ 10<sup>4</sup> $\approx$ 6.38 W/m<sup>2</sup> and the total input power is 6.38 $\times$ 10<sup>4</sup> $\times$ Area (1.8 $\times$ 10 <sup>4</sup>) = 11.5 W. $$\begin{split} I_{th} &= 8 \text{ Ao } T^2 \text{ e}^{-t \cdot n \cdot kT} \\ &= 1.8 \times 10^{-4} \times 100 \times (1100)^2 \text{ e}^{-8.62 \cdot 10^{-1} \cdot 1120} \\ I_{th} &= 2.18 \times 10^4 \text{ e}^{-80.55} \\ I_{th} &= 0.575 \text{ A} \end{split}$$ Cathode Efficiency, $\eta = \left| \frac{0.575}{11.5} \right| \approx 50$ mA / $^{6}K$ # 2.2 ENERGY BAND STRUCTURES Insulator is a very poor conductor of electricity. Ex: Diamond Resistivity. $p > 10^9 \Omega = cm$ Pres electron Concentration, n ~ 10<sup>7</sup> electrons/m<sup>3</sup> Energy Gap, $E_G >> 1eV$ Metal is an excellent conductor of electricity. Ex : Al, Ag, Copper $$p \le 10^{-3} \Omega - cm$$ Free electron concentration, $n = 10^{28}$ electrons/m<sup>3</sup> Energy Gap, $E_G = 0$ **Semiconductor** is a substance whose conductivity lies between these two. Ex : C, Si, Ge, GaAs etc... Fig 2.2 Energy band structures. #### 2.2.1 INSULATOR For diamond, the value of energy gap Eg is 6eV. This large forbidden hand separates the filled valence band region from the vacant conduction band. The energy, which can be supplied to an electron from an applied field, is 100 small to carry the particle from the filled valence band into the vacant conduction band. Since the electron can not acquire externally applied energy, conduction is impossible and hence diamond is an insulator. #### 2.2.2 SEMICONDUCTOR For Semiconducting materials, the value of energy gap Eg will be about 1eV. Germanium (Ge.) has $E_G=0.785$ eV, and Silicon is 1.21 eV at $6^9 K$ . Electron can not acquire this much Energy to travel from valence hand to conduction hand. Hence conduction will not take place. But $E_G$ is a function of temperature T. As T increases, $E_G$ decreases. For Silicon ( Si ) $E_{\rm G}$ decreases at the rate of 3.6 $\times$ $10^{-4}~eV/^6K$ For Germanium $F_G$ decreases at the rate of $2.23 \times 10^{-4} \text{ eV/}^{\circ}\text{K}$ For Si, $$E_G = 1.21 - 3.6 \times 10^{-4} \times T$$ For Ge, $E_G = 0.785 - 2.23 \times 10^{-4} \times T$ . The absence of an electron in the semiconductor is represented as hale. # 2.2.3 METAL (CONDUCTOR) In a metal, the valence band may extend into the Conduction Band itself. There is no forbidden band, under the influence of an applied field, the electron will acquire additional energy and move into higher states. Since these mobile electrons constitute a current, this substance is a conductor. When an electron moves from valence band into conduction band in a metal, the vacancy so created in the valence band can not act as a hole. Since, in the case of metals, the valence electrons are loosely bound to parent atom. When they are also in conduction, the atom can pull another electron to full its place. In the energy band diagram, the y-axis is energy. The x-axis is wave vector K, since the energy levels of different electrons are being compared. The Ge has structure of, $$1s^{7} 2s^{2} 2p^{6} 3s^{7} 3p^{6} 3d^{10} 4s^{7} 4p^{2}$$ The two electrons in the slub shell and 2 in the plaub shell are the 4 electrons in the outermost 4th shell. The Germanium has a crystalline structure such that these 4 electrons are shared by 4 other Germanium atoms. For insulators the valence shell is completely filled. So there are no free electrons available in the outermost shell. For conductors say Copper, there is one electron in the outermost shell which is loosely bound to the parent atom. Hence the conductivity of Copper is high. # 2.3 CONDUCTION IN SEMICONDUCTORS Conductors will have Resistivity $\rho \le 10^{-3} \ \Omega$ -cm; $n = 10^{28} \ \text{electrons/m}^3$ bisulators will have Resistivity $\rho \ge 10^9 \ \Omega$ -cm; $n = 10^7 \ \text{electrons/m}^3$ For semiconductors value lies between these two. Some of The different types of solid state devices are: - 1. Semiconductor Diode : Zener diode, Tunnel diode, Light emitting diode: Varactor Diode - 2. SCR : Silicon Controlled Rectifier | 3. Transistor | (BJT) | : PNP, NPN | |---------------|-------|------------| |---------------|-------|------------| - 4. FET : Field Effect Transistors - 5. MOSFET : Metal Oxide Semiconductor Field Effect Transistors - 5. UIT : Unitametion Transition - 6. Photo Transistors - 7. IMPATT : Impact Ionisation Avalanche Transit Time Device - 8. TRAPATT : Trapped Plasma Avalanche Transit Time Device - 9. BARRITT : Burrier Injected Avolunche Transit Time Device # Advantages of Semiconductor Devices - Smaller in size. - Requires no cathode heating power (worm up time compared to Vacuum Tubes ) - 3. They operate on low DC power. - They have long life. (Tubes will pop up frequently). # Disadvantages - Frequency range of operation is low. - 2. Smaller power output - 3. Low permissible ambient temperature - Noise is more / because of recombination between holes and electrons ). In a metal, the outer or valence electrons of an atom are as much associated with one ion (or parent atom) as with another, so that the electron attachment to any individual atom is almost zero. In other words, band occupied by the valence electrons may not be completely filled and that these are forbidden levels at higher energies. Depending upon the metals at least one and sometimes two or three electrons per atom are free to move throughout the interior of the metal under the action of applied fields Germanium semiconductor has four valence electrons. Each of the valence electrons of a germanium atom is shared by one of its four nearest neighbours. So covalent bonds result. The valence electrons serve to bind one atom to the next also result in the valence electron being tightly bound to the nucleus. Hence in spite of the availability of four valence electrons, the crystal has low conductivity. In metals the binding force is not strong. So free electrons are easily available. According to the electron gas theory of a metal, the electrons are in continuous motion. The direction of flight being changed at each collision with the impinging (almost stationary) ions. The average distance between collisions is called the mean free path. Since the motion is random, on an average there will be as many electrons passing through unit area in the metal in any directions as in the opposite directions, in a given time. Hence the average current is zero, when no electric field is applied. Now, if a constant electric field is 'V/m is applied to the metal, as a result of the electrostatic force, the electrons would be accelerated and the velocity would increase indefinitely with time if the electron will not collides with any other particle. But actually the electron collides with number of ions and at loses energy. Because of these collisions, when the electron loses its energy, its velocity will also decrease. So finally a steady state condition is reached where an infinite value of drift velocity $\nabla^2$ is attained. This drift velocity is in the direction opposite to that of the electric field and its magnitude is proportional to the electric field by Thus velocity is proportional to E or $\nabla^2 \mu E$ , where $\mu$ is called the *mobility of electrons*. v is in in/sec. it is in v/m. $$\mu = \frac{v}{e} = \frac{m \times m}{Sec \times Volts} = m^2 / |volts \text{-sec}|$$ Mobility is defined as the velocity per unit electric field. The units are $m^2/\nu$ -sec. Because of the thermal energy, when no electric field is applied, the metion of electrons is in random nature. When an electric field is applied, steady state drift velocity is superimposed upon the random thermal motion of the electrons. Such a directed flow of electrons constitute a current. If the concentration of free electrons is 'n' (electrons/m') the current density is I, (amps/m²) But velocity $$\begin{array}{c|c} J+ne\ v\\ \hline & v=\mu\epsilon\\ \hline & J=ne\ \mu\epsilon\\ \hline \\ But & ne\ \mu+\sigma\ (sigma)\\ \hline \\ \sigma\ is\ the\ conductivity\ of\ the\ metal\ in\ (\Omega-m)^{-1}\ or\ mhos/m.\\ \hline \\ So & J=\sigma\times\epsilon\\ \hline \end{array}$$ As temperature increases mobility decreases. This is analogous to large number of people in a small room. The movement of each person is restricted. If less number of persons are there the movement is large or mobility is large. The electrons acquire from the applied field, as a result of collisions is given to the lattice ions. Hence power is dissipated in the metal. From the above expression for conductivity, $\alpha$ is proportional to 'n', the number of tree electrons. For a good conductor 'n' is very large, $\sim 10^{28}$ electrons/m'. For an insulator $\alpha$ is very small $\sim 10^{28}$ electrons/m'. For a semiconductor the value of 'n' lies between these two. The valance electrons in a semiconductor are not free to move like in a metal, but they are trapped between two adjacent ions Fig 2.3 Electronic structure. Germanium has a total of 32 electrons in its atomic structure, arranged in shells. Each atom in a Germanium crystal contribute four valence electrons. The boundry forces between neighbours attains result from, the fact is that each of the valence electrons of a germanium atom is shared by one of its four nearest neighbours. Electron $e_1$ of atom $A_1$ is bound by atom $A_2$ . Electron $e_2$ of atom $A_3$ is bond by the atom $A_1$ . So because of this, covalent bonds result. The fact that valence electrons serve to bound atom to the next also results in the valence electrons being bound to the nucleus. Hence inspite of having four valence electrons, the crystal has low conductivity (Fig. 2.3). At very low temperatures say $0^9$ K, the ideal structure is achieved and the semiconductor behaves as an insulator, since no free carriers of electricity are available. However at room temperature, some of the covalent bonds will be broken because of the thermal energy supplied to the crystal, and conduction is made possible. An electron which for the greater period of time forms part of a covalent bond, is shown as being dislodged and so free to wander in a random fashion throughout the crystal. 1, 2, 3, and 4, are Ge atoms with 4 valance electrons (Fig. 2.4). These four valence electrons of each atom are shared by other atoms and so bounded by covalent bonds, except for atom 1. The electron of Ge atom 1 is dislodged from its original position, because of the thermal energy and so the covalent bonds bonding the electron are broken. So this electron is now a free electron to wander anywhere in the material till it collides with some other atom. The absence of the electron in the covalent bond is represented by a hole. This is the concept of hole. The energy required to break different covalent bonds will be different. So at a time at room temperature all the covalent bonds are not broken to create innumerable free electrons. Fig 2.4 Covalent bonds The energy E<sub>g</sub> required to break such a covalent bond is about 0.72 eV for Germanium and 1.1 eV for silicon (at room temperature). A hole can serve as a carrier of electricity. Its significance lies in this characteristics. The explanation is given below: When a bond is incomplete so that hole exists, it is relatively easy for a valence electron in a neighbouring atom to leave its covalent bond to fill this hole. An electron moving from a bond to fill a hole leaves a hole in its initial position. Hence the hole effectively moves in the direction opposite to that of the electron. Thus hole in its new position may now be filled by an electron from another covalent band and the hole will correspondingly move one more step in the direction opposite to the motion of the electron. Here we have a mechanism for the conduction of electricity which does not involve free electrons. Only the electrons are exchanging their position and there by current is flowing. In other words, the current is due to the holes moving in the opposite direction to that of electrons. To explain this further, Fig. 2.5 Current flow by the movement of holes In row (a) there are 10 ions in Fig. 2.5. Except for 6, all the covalent bonds of the ions are intact. The ion 6 has a broken covalent bond or one of its valence electrons got dislotged. So the empty place denotes a hole. Now imagine that an electron from ion 7 moves into the hole at ion 6. Then the configuration is as shown in row (b). Ion 6 in the row is completely filled. There is no broken covalent bond. But ion 7 has a vacancy now, since it has lost one of its valence electrons Effectively the hole has moved from ion 6 to ion 7. So the movement of holes is opposite to that of electrons. The hole behaves like a positive charge equal in magnitude to the electron charge. In a pure semiconductor the number of holes is equal to the number of free electrons. Thermal agitation continues to produce new electron hole pairs where as some other hole electron pairs disappear as a result of recombination. This is analogous to passengers travelling in a bus. Bus is the semiconducting material. Standing passenger are free electron. When a sitting passenger gets down, a hole is created. This hole is filled by a free electron that is a standing passenger. This process goes on as the bus is moving from stage to stage. If there are many standing passengers, without any vacant seat, it is analogous to n-type semiconductor. If there are many seats vacant without any standing passenger it is like a n-type semiconductor. So the semiconductros are classified as : n-type Semiconductor : Free electron concentration in is greater than hole concentration, $n \ge p$ . p-type Semiconductor : Hole concentration 'p' is greater than free electron. concentration, p > n. Instrinsic Semiconductor : $\mathbf{n} = \mathbf{p}$ . # 2.4 CONDUCTIVITY OF AN INTRINSIC SEMICONDUCTOR When valence electrons are exchanging their positions, we say holes are moving. Current is contributed by these holes current is nothing but rate of flow of charge. Holes are positively charged. So hole inovement contributes for flow of current. Because of the positive charge movement, the direction of hole current is same as that of conventional current. Suppose to start with, there are many free electrons, and these will be moving in random directions. A current is constituted by these electrons. So at any instant, the total current density is summation of the current densities due to hales and electrons. The charge of free electrons is negative and its mobility is $\mu_p$ . The charge of both holes and electrons are same 'e'. A hole can move from one ion to the nearest where as an electron is free to move anywhere till it collides with another ion or free electron. Electrons and holes move in opposite directions in an electric field E. Though they are of opposite sign, the current due to each ion is in the same direction. Current Density, $J = \sigma E$ $J = (n \mu_0 + p\mu_0) \times c \times E = \sigma \times E$ n = Magnitude of Free Electron Concentration<math>p = Magnitude of Hole Concentration $\sigma = Conductivity \Omega / cm or Semens$ $\sigma = (n \mu_0 + p \mu_0) c \times ne\mu_0 + pe\mu_0$ A pure or intrinsic semiconductor is one in which $n = p = n_i$ where $n_i$ is intrinsic concentration. In a pure Germanium at room temperature, there is about one hole-electron pair for every $2 \times 10^9$ Germanium atoms. As the temperature increases, covulent bonds are broken and so more free electrons and holes are created. So n, increases, as the temperature increases, in accordance with the relationship, E<sub>G</sub> = Energy Gap in ev e = Charge of an Electron or hote A = Constant for a semiconductor. for Ge $= A = 9.64 \times 10^{21}$ ; for Ge $-E_G = 0.785$ eV at 0.7K forSi E<sub>G</sub>≃ I2TeVat0 "K Eg at room temperature, for Ge = 0.72 eV for Si = 1.1 eV $T = Tomperature in <math>0^{\circ}K$ k - Bultzman's Constant. As n increases with T, the conductivity also increases, with temperature for semiconductor. In other words, the resistivity decreases with temperature for semiconductor. On the other hand resistance increases with temperature for metals. This is because, an increase in temperature for metals results in greater thermal motion of ions and hence decrease in the mean free path of the free electrons. This results in decrease of the mobility of free electrons and so decrease in conductivity or increase in resistivity for metals. # 2.5 DONOR TYPE OR a-TYPE SEMICONDUCTORS Intrinsic or pure semiconductor is of no use since its conductivity is less and it can not be charged much. If a pure semiconductor is doped with impurity it becomes extrinsic. Depending upon impurity doped, the semiconductor may become n-type, where electrons are the majority carriers or donor type, since it donates an electron. On the other hand if the majority carriers are holes, it is p-type or acceptor type semiconductor, because it accepts an electron to complete the broken covalent bond Germanium atom with its electrons arranged in shells will have configuration as $$1s^{2} 2s^{2} 2p^{7} 3s^{2} 3p^{6} 3d^{10} 4s^{2} 4p^{5}$$ Ge is tetravalent (4). "Ge" becomes n-type it a pentavalent (5), impurity atoms such as Phosphorus (P), or Arsenic are added to it. The impurity atoms have size of the same order as that of Ge atoms. Because of the energy supplied while doping, the impurity atom distodges one from its normal position in the crystal lattices takes up that position. But since the concentration of impurity atoms is very small (about 1 atom per million of Ge atoms), the impurity atom is surrounded by Ge atoms. The impurity atom is pentavalent. That is, it has 5 electrons in the outermost orbit (5 valence electrons). Now 4 of these are shared by Ge atoms, surrounding the impurity atom and they form covalent honds. So one electron of the impurity atom is left free. The energy required to dislodge this fifth electron from its parent impurity atom is very little of the order of 0.01 eV to 0.05 eV. This free electron is in excess to the free electrons that will be generated because of breaking of covalent bonds due to thermal agitation. Since an excess electron is available for each impurity atom, or it can denote an electron it is called n-type, or donor type semiconductor. # 2.6 ACCEPTOR TYPE OR p - TYPE SEMICONDUCTORS An intrinsic semiconductor when doped with trivalent (3) impurity atoms like Boron, Gallium Indium, Aluminium etc., becomes p-type or acceptor type. Because of the energy supplied while doping, the impurity atom dislodges one Ge atom from the crystal lattice. The doping level is low, i.e., there is one impurity atom for one million Ge atoms, the impurity atom is surrounded by Ge atom. Now the three valence electrons of impurity atom are shared by 3 atoms. The fourth Ge atom has no electron to share with the impurity atom. So the covalent bond is not filled or a hole exists. The impurity arom tries to stead one electron from the neighboring Ge atoms and it does so when sufficient energy is supplied to it. So hole moves. There will be a natural tendency in the crystal to form 4 covalent bonds. The impurity atom (and not just 3) since all the other Ge atoms have 4 covalent bonds and the structure of Ge semiconductor is crystalline and symmetrical. The energy required for the impurity atom to steal one Ge electron is 0.01 eV to 0.08 eV. This hole is in excess to the line created by thermal agitation. # 2.7 IONIZATION ENERGY If intrinsic semiconductor is doped with phosphorus, it becomes *n*-type as Phosphorus is pentavalent. The 4 electrons in the outer orbit of Phosphorus are shared by the 4 Germanium atoms and the fifth electron of Phosphorus in the outer orbit is a free electron. But in order that this electron is completely detached from the parent Phosphorus atom, some energy is to be supplied. This energy required to separate the fifth electron is called *lanization Energy*. The value of ionization energy for Germanium is 0.012 eV, and in Silucon, it is 0.044 eV. For different impurity materials, these values will be different, in Silicon and Germanium. As this energy is small, at room temperature, we assume that all the impurity atoms are ionized. # 2.8 HOLES AND ELECTRONS In intrinsic semiconductors, $n = p = n_i$ . Or the product $n \times p = n_i^2$ . In extrinsic semiconductor say n-type semiconductor practically the electron concentration, $n \ge n_i$ . As a result holes, minority carrier in n type, encounter with free electrons, and this probability is much larger since $n \ge p$ . So when a hole encounter a free electrons, both electrons and holes recombine and the place of hole is occupied by the free electrons and this probability is much larger since $n \ge p$ . The result is that both free electron and hole are lost. So the hole density 'p' decreases and also that of electron density 'n' but still $n \ge n_i$ . This is also true in the case of p-type semiconductor $p \ge n_n$ n decreases in acceptor type semiconductor as a result of recombination, 'p' also decreases but $p \ge n_i$ . It has been observed practically that the not concentration of the electrons and holes follows the realtion $n \times p = n_i^*$ . This is an approximate formula but still valid. Though 'p' decreases in n-type semiconductor with recombination. 'n' also decreases, but $n \ge n_i$ and because of breaking of covalent honds, more free electrons may be created and 'n' increases. In the case of *p*-type semiconductor the concentration of acceptor atoms $Na \ge n_i$ . Assuming that all the acceptor atoms are ionized, each acceptor atom contribute at least one hole. So $p >> n_i$ . Holes are the majority carriers and the electrons minority carriers. As $p >> n_i$ , the current is contributed almost all, by holes only and the current due to electrons is negligibly small. If impurities of both donor type and acceptor type are simultaneously doped in intrinsic semiconductor, the net result will be, it can be either, p-type or n-type depending upon their individual concentration. To give a specific example, suppose donor atoms concentration is $100 \, a_p$ and acceptor atoms concentration in $10 \, a_p$ . Then $N_O = 0.1 \, N_o$ . The number of electrons combine contributed by No combine with number of holes contributed by Na. So the net free electrons will be equal to 0.9 $N_D \approx 90$ Ni. Such a semiconductor, can be regarded as a type semiconductor. If $N_A \approx N_D$ the semiconductor remains intrinsic. #### 2.8.1 INTERSTITIAL ATOMS Intrinsic or pure semiconductor is practically not available. While doping a semiconductor with impurities, pure Phosphorous, Arsenic, Boron or Aluminium may not be available. These impurities themselves will contain some impurities. Commonly found such undesirable impurities are Lithium, Zinc, Copper, Nickel etc. Sometimes they also act as donor or acceptor atoms. Such atoms are culled as interstitial atoms, except Copper and Nickle other impurities do not affect much. #### 2.8.2 EFFECTIVE MASS. When quantum mechanism is used to specify the motion of electrons or holes within a crystal. holes and electrons are treated as imaginary particles with effective masses $m_{\mu}$ and $m_{\pi}$ respectively. This is valid when the external applied field is smaller than the internal periodic fields produced by the lattice structure. Most metals and semiconductors are crystalline in structure, i.e., they consist of space array of atoms in a regular tetrahedral or any other fashion. The regular pattern of atom arrangement is cutted lattice. In the case of metals, in each crystal, the atoms are very close to each other. So the valency electron of one atom are as much associated with the other atoms as with the parent atom. In other words, the valance elections are hosely hound to the parent atom. and the valunce electrons of one atom are shared by another atom. So every such valence efection has almost zero affinity with any individual atom. Such electrons are free to move within the body of the metal under the influence of applied electric field. So conductivity of metals is large. On the other hand, for a semiconductor also, the valence electrons. of one atom are shared by the other atoms. But these binding forces. are very strong. So the valence electrons are very much less mobile. Hence conductivity is less. As the temperature is increased, the covalent bonds binding the valance electrons are broken and electrons made free to move, resulting in electrical conduction. Valence Electrons are the outer must electrons orbiting around the nucleus. Free electrons are those valence electrons which are separated from the parent atom. Since the covalent bonds are broken. Germanium has 4 valence electrons. Number of electrons is equal to number of Fig 2.6 Covalent bonds protons. The atom is neutral when no electric field is applied. In the adjacent figure, the ion is having a charge +4 (circles) with 4 electrons around it. The covalent bonds are shown by lines linking one electron of one atom to the nucleus of other atom (Fig. 2.6). #### 2.8.3 HOLES AND EXCESS ELECTRONS When a covalent bond is broken due to thermal agiration, an electron is released and a hole is created in the structure of that particular atom. The electron 50 released is called free electron or excess electron since it is not required to complete any covalent band in its immediate neighborhood. Now the ion which has lost electron will seek another new electron to fill the vacancy. So because of the thermal agitation of the crystal lattice, an electron of another ion may come very close to the ion which has lost the electron. The ion which has lost the electron will immediately steal an electron from the closest ion, to fill its vacancy. The holes move from the first ion to the second ion. When no electric field is applied, the motion of free electron is random in nature. But when electric field is applied, all the free electrons are fined up and they move towards the positive electrode. The life period of a free electron may be Iµ-sec to I millisecond after which it is absorbed by another ion. # 2.9 MASS ACTION LAW ∴. In an intrinsic Semiconductor number of free electrons $\mathbf{n} = \mathbf{n}_i = No$ , of holes $\mathbf{p} = \mathbf{p}_i$ . Since the crystal is electrically neutral, $\mathbf{n}_i \mathbf{p}_i = \mathbf{n}_i^T$ . Regardless of individual magnitudes of a and p, the product is always constant, $$np = n_i^2$$ $$n_i = A1^{\frac{3}{2}} \cdot e^{-\frac{1}{2}\frac{2\pi i}{4\pi}}$$ ..... ( 2.13 ) This is called Mass Action Law. # 2.10 LAW OF ELECTRICAL NEUTRALITY Let $N_D$ is equal to the concentration of donor atoms in a doped semiconductor. So when these donor atoms donate an electron, it becomes positively charged ion, since it has lost an electron. So positive charge density contributed by them is $N_D$ . If 'p' is the hole density then total positive charge density is $N_D + p$ . Similarly if $N_A$ is the concentration of acceptor ions, ( say Boron which is trivalent, ion, accepts an electron, so that 4 electrons in the outer shall are shared by the Go atoms ), it becomes negatively charged. So the acceptor ions contribute charge = ( $N_A + n$ ). Since the Semiconductor is electrically neutral, when no voltage is applied, the magnitude of positive charge density must equal that of negative charge density. Total positive charge, $N_D + p = \text{Total negative charge} (|N_A| + n|)$ $$N_D + p + N_A + n$$ This is known as Law of Electrical Neutrality. Consider n-type material with acceptor ion density $N_A \geq 0$ . Since it is n-type, number of electrons is $\geq 2$ number of holes. So 'p' can be neglected in comparison with n. $\sim n_p \pm N_D$ . (Since every Donor Atom contributes one free electron.) In n-type material, the free electron concentration is approximately equal to the density of doma atoms. In a type semiconductor the electron density $n_n = N_D$ . Subscript n indicates that it is n-type semiconductor But $$n_n \times p_n = n_n^2$$ $$\therefore \qquad p_n = \text{The hole density in n-type semiconductor} = \frac{n_1^2}{N_D}$$ $$p_n = \frac{n_1^2}{N_D} \qquad \qquad \dots \dots (2.14)$$ Similarly Hole concentration in p-type semiconductor, # Problem 2.14 A specimen of intrinsic Germanius at $500\,^{\circ}$ K having a concentration of carriers of $2.5\times10^{15}$ /cm³ is doped with impurity atoms of one for every million germanium atoms. Assuming that all the impurity atoms are ionised and that the concentration of Ge atoms is $4.4\times10^{22}$ / cm³, find the resistivity of doped material. ( $\mu_{3}$ for Ge = $3600\,\mathrm{cm}^{2}$ /volt-sec). # Solution The effect of minority earriers (impurity atoms) is negligible. So the conductivity will not appreciably change. $\therefore \qquad \text{Conductivity, } \sigma_n = \text{ne}\mu_n \text{(neglecting Hole Concentration )}$ $$n = 4.4 \times 10^{22}/cm^3$$ , $N_D = \frac{4.4 \times 10^{22}}{10^6} = /cm^3$ $\mu_0 = 3600 \text{ cm}^2 / \text{Valt} - \sec$ $\sigma_0 = 4.4 \times 10^{16} \times 3600 \times 1.6 \times 10^{-19}$ = 25.37 mhos / cm Resistivity, $$\rho_{\rm pl} = \frac{1}{25 \cdot 37} = 0.039 \ \Omega - {\rm cm}$$ # Problem 2.15 Determine the conductivity ( $\sigma$ ) and resistivity ( $\rho$ ) of pure silicon, at 300°K assuming that the concentration of carriers at 300 °K is $1.6 \times 10^{10} \text{/cm}^3$ for Sr and mobilities as $\mu_0 = 1500 \text{ cm}^2/\text{V-sec}$ ; $\mu_0 \approx 500 \text{ cm}^2/\text{V-sec}$ . Solution $$\begin{aligned} &\sigma_{i} = (|\mu_{n}| + |\mu_{p}|) \in n_{i} = 1.6 \times 10^{-19} \times 1.6 \times 10^{10} \times (1500 \pm 500) \\ &\sim 5.12 \times 10^{-6} \text{ o/cm} \\ &\rho_{i} = -\frac{1}{5.12 \times 10^{-6}} = 195,300 \ \Omega \text{-cm} \end{aligned}$$ #### Problem 2.16 Determine the concentration of free electrons and holes is a sample of Ge at 300 $^{6}$ K which has a concentration of donor atoms equal to $2 \times 10^{14}$ atoms /cm<sup>2</sup> and a concentration of acceptor atoms = $3 \times 10^{14}$ atom /cm<sup>3</sup>. Is this p-type or n-type Germanium <sup>2</sup> #### Solution $$\begin{split} \mathbf{p} \times \mathbf{p} &= \mathbf{n}_{i}^{2} \\ \\ \mathbf{n}_{i} &= \mathbf{AT}^{3/2} \cdot \mathbf{c}^{-2kT} \end{split}$$ $$A = 9.64 \times 10^{14}$$ $E_G = 0.25 \text{ eV}$ $n_t^2 = 6.25 \times 10^{26}/\text{cm}^3$ $N_A \div n = N_D + p$ Total negative charge = Total positive charge or $$p = n = N_A + N_D = (3 - 2) \times 10^{14} = 10^{14}$$ or $p = n \times 10^{14}$ Then $n(n \times 10^{14}) = 6.25 \times 10^{26}$ or $n = 5.8 \times 10^{12}$ electrons, /cm<sup>3</sup> and $p = n \times 10^{14} = 1.06 \times 10^{14}$ holes/cm<sup>3</sup> As p > n, this is p-type semiconductor. # Problem 2.17 Find the concentration of holes and electrons in a p-type germanium at $300^{\circ}$ K, if the conductivity is $100 \Omega - \text{cm}$ . $\mu_{\text{p}}$ Mobility of holes in Germanium $= 1800 \text{ cm}^2 / \text{V} - \text{sec}$ . #### Solution $$\begin{array}{ll} & \text{ If is p-type p >> n.} \\ & \text{ } & \sigma_p = p \ e \ \mu_p \\ & & p_p = -\frac{\sigma}{c\mu_p} - \frac{100}{(6\times10^{119}\times1800)} = 3.47\times10^{17} \ holes/cm^2 \\ & & \text{ } &$$ #### Problem 2.18 - (a) Find the concentration of holes and electrons in p-type Germanium at $300^{\circ}$ K, if $\sigma = 100 \text{ o/cm}$ . - (h) Repeat part (a) for n-type Si, if $\phi = 0.1$ to/cm. #### Solution As it is p-type semiconductor, p >> n. $$\sigma = peu_{p}$$ $$\rho = \frac{\sigma}{\sigma u_{p}} = \frac{100}{1.6 \times 10^{-19} \times 1800} = 3.47 \times 10^{17} holes/cm^{4}$$ $$= 3.47 \times 10^{17} holes/cm^{3}$$ $$\approx \rho = n_{1}^{2}$$ $$n_{1} = AT^{2} e^{-2xT} = 2.5 \times 10^{13} /cm^{3}$$ $$p = 3.47 \times 10^{17}/cm^{3}$$ $$n = \frac{n_{1}^{2}}{p} = \frac{\left(2.5 \times 10^{12}\right)^{2}}{3.47 \times 10^{17}} = 1.8 \times 10^{9} \text{ electron/m}^{1}$$ (b) $$\sigma = nc \ \mu_{n} \ .$$ $$n = \frac{0.1}{1300 \times 1.6 \times 10^{-19}} = 4.81 \times 10^{14}/cm^{3}$$ $$= 4.81 \times 10^{14}/cm^{3}$$ $$n = 1.5 \times 10^{10} \ .$$ $$p = \frac{n_{1}^{3}}{n} \approx \frac{\left(1.5 \times 10^{10}\right)^{2}}{4.81 \times 10^{14}} = 4.68 \times 10^{11} \text{ hole/m}^{3}$$ #### Rephiem 2.19 A sample of Ge is doped to the extent of $10^{14}$ donor atoms/cm<sup>3</sup> and $7 \times 10^{33}$ acceptor—atoms/cm<sup>3</sup>. At room temperature, the resistivity of pure Ge is $60~\Omega$ -cm. If the applied electric field is 2~V/cm, find total conduction current density. #### Solution For intrinsic Semiconductor. Solving (1) and (2) simultaneously to get p and n. n = p = n: p = $$0.88 \times 10^{13}$$ n = $3.88 \times 10^{13}$ J = ( $n\mu_n + p\mu_p$ ), ex = ( ( $3.88$ )( $3800$ ) + ( $0.88$ )( $1800$ ) } × $10^{13}$ , ea < $52.3$ mA/cm<sup>3</sup> ## Problem 2.20 Determine the concentration of free electrons and holes in a sample of Germanium at $300^{\circ}$ K, which has a concentration of denor atoms = $2 \times 10^{14}$ atoms /cm<sup>3</sup> and a concentration of acceptor atoms = $3 \times 10^{14}$ atoms/cm<sup>3</sup>. Is this *p-type* or *n-type* Ge ? In other words, is the conductivity due primarily to holes or electrons? # Solution $$n \times p = n_1^2$$ $$N_A - n = P + N_D$$ Solving (a) and (b) to get n and p. $$p - n + N_A - N_D$$ $$p - \frac{n_1^2}{n}$$ $$\frac{n_2^2}{n} - n = (N_A - N_D)$$ or $$\frac{n_1^2 - n^2}{n} = (N_A - N_D)$$ or $$n_1^2 - n^2 = n \times (N_A - N_D)$$ $$n_2^2 + n (N_A - N_D) - n_1^2 = 0$$ This is in the form $ax^2 + bx + c = 0$ $$\chi = -\frac{h}{2} \pm \sqrt{\frac{h^2 - 4ac}{2a}}$$ $$\therefore \qquad h = -\frac{(N_A - N_D)}{2} + \sqrt{\frac{(N_A - N_D)^2 - 4n_c^2}{2}} = 0$$ Negative sign is not taken into consideration since electron or hole concentration cannot be negative. $$\begin{array}{ll} \therefore & \mathbf{n} \geq 0 \text{ and } \mathbf{p} \geq 0, \\ & N_A = 3 \times 10^{14}/\text{cm}^{311} \\ & N_D = 2 \times 10^{14}/\text{cm}^3 \\ & \mathbf{n}_i \text{ at } 300^9 \text{K} = 2.5 \times 10^{13} \text{ / cm}^3 \\ & \mathbf{n}_i = \text{AT}^2 e^{28T} \\ & E = 0.72 \text{ eV} \\ & \mathbf{n}_i^2 = 6.25 \times 10^{26}/\text{cm}^3 \end{array}$$ n can be calculated. Similarly p is also calculated. $$n = 5.8 \times 10^{18} / cm^3$$ $p = 10.58 \times 10^{19} / cm^3$ as $\mathbf{p} \geq \mathbf{n}$ , it is *p-type* semiconductor. #### Problem 2.21 Calculate the intrinic concentration of Germanium in carries/m<sup>3</sup> at a temperature of 320°K given that ionization energy is $0.75 \, \mathrm{eV}$ and Boltzman's Constant $K = 1.374 \times 10^{-24} \mathrm{J/eK}$ . Also calculate the intrinsic conductivity given that the mobilities of electrons and holes in pure germanium are 0.36 and $0.17 \, \mathrm{m}^2$ / volt-sec respectively. Solution $$\begin{split} & \frac{1}{n_1} = AT^{\frac{1}{2}}e^{-\frac{2}{2}NT} \\ & \tilde{K} = \text{Boltzman's Constant in J} / {}^{6}K \\ & K = \text{Boltzman's Constant in eV} / {}^{6}K \\ & \frac{1}{1000}e^{-\frac{19}{2}} \times 0.75 \\ & = 9.64 \times 10^{21} \times (320)^{\frac{7}{2}} \cdot e^{\frac{2}{2} \times 2.75 \times 10^{-\frac{23}{2}} \times 320} \\ & n_1 = 6.85 \times 10^{19} \text{ electrons (or holes)/m}^{\frac{1}{2}}. \end{split}$$ In intrinsic semiconductive $n = p - n_c$ . $$\sigma_{\rm i} = e n_{\rm i} (\mu_{\rm n} + \mu_{\rm p})$$ = 1.6 × 10<sup>-19</sup> × 6.85 × 10<sup>-19</sup> (0.36 ± 0.17) = 5.797 v/m #### Problem 2.22 Determine the resistivity of intrinsic Germanium at room temperature Solution T = 300 °K A = 9.64 × 10<sup>21</sup> E = 0.75 eV $$n_1 = AT^{-2} e^{-\frac{1}{2}KT} = 2.5 \times 10^{29} \text{ electrons (or holes) /m}^2$$ , $\mu_n = 0.36 m^2 / V \cdot \text{sec}$ $\mu_p = 0.17 m^2 / V \cdot \text{sec}$ $\sigma_1 = e r_1 (\mu_n + \mu_p)$ = 1.6 × 10<sup>-19</sup> × 2.5 × 10<sup>19</sup> (0.35 × 0.17) = 2.13 υ/m $\rho = \frac{1}{\sigma} = \frac{1}{2.13} = 0.47 \ \Omega \cdot \text{m}$ # 2.11 THE FERMI DIRAC FUNCTION N(|E|) = Density of states. i.e., The number of states per ev per cubic meter ( number of states/eV/m<sup>1</sup> ). The expression for $$N(E) = y E^{16}$$ where y is a constant. $$\gamma = \frac{4\pi}{b^2} (2m)^{3/2} (1.6 \times 10^{-19})^{3/2} = 6.82 \times 10^{27}$$ m = Mass of Electron in Kes h + Planck's Constant is Joule-secs. The equation for f(E) is called the *Fermi Dirac Probability Function*. It specifies the fraction of all states at energy E(eV) occupied under conditions of thermal equilibrium. From Quantum Statistics, it is found that, $$f(E) = \frac{1}{|E - F_{E}|}$$ ......( 2.16 ) where $k = Boltzmann Constant, eV/^nK$ T = Temp <sup>o</sup>K Ep = Fermi Level or Characteristic Energy The momentum of the electron can be uncertain. Heisenberg postulated that there is always uncertainty in the position and momentum of a particle, and the product of these two uncertainties is of the order of magnitude of Planck's constant 'h'. If $\Delta_p$ is the Uncertainty in the Momentum of a particle. $\Delta_n$ is the uncertainty in the position of a particle $$\Delta_p \times \Delta x \approx h$$ . #### 2.11.1 EFFECTIVE MASS When an external field is applied to a crystal, the free electron or hole in the crystal responds, as if its mass is different from the true mass. This mass is called the *Effective Muss* of the electron or the hole. By considering this effective mass, it will be possible to remove the quantum features of the problem. This allows us to use Newton's law of motion to determine the effect of external forces on the electrons and holes within the crystal. #### 2.11.2 FERMI LEVEL Named after Fermi, it is the Energy State, with 50% probability of being filled if no forbidden band exists. In other words, it is the mass energy level of the electrons, at 0°K. $$[f \; E \; \# \; E_{f^c}$$ $$f(E) = \frac{1}{2}$$ From Eq.( 2.17 ) If a graph is plotted between ( $E = E_F$ ) and f(E), it is shown in Fig. 2.7. At $$T = 0^{\circ}K$$ , if $E \ge E_F$ then, $f(E) = 0$ . That is, there is no probability of finding an electron having energy $\geq E_F$ at $T \simeq 0^0$ K. Since fermi level is the max, energy possessed by the electrons at $0^0$ k. f(H) varies with temperature as shown in Fig. 2.7. Fig. 2.7 Fermi level variation with temperature. #### 2.11.3 Uncertainty Principle This was proposed by Heisenberg. The measurement of a physical quantity is characterized in an essential way by lack of precision. # 2.11.4 THE INTRINSIC CONCENTRATION Form: function for a hole = 1 - f(E). ( $$E_F - E_I$$ ) $>> KT$ for $E \le Ev$ the number of holes per m3 in the Valence Band is, $$\begin{split} p &= \int_{-\infty}^{h_{V}} \gamma (E_{V} - E)^{3/2} e^{-(F_{v} - F) \cdot KT} \times dE \\ &= N_{V} \times_{-e} - (C_{F} - h_{V}) / KT \\ N_{V} &= 2 \left( \frac{2 \pi m_{\phi} KT}{h^{2}} \right)^{\frac{3}{2}} \end{split}$$ where Similarity $n = N_e / e^{-\left(E_e - E_e\right) r K T}$ $$_{\rm H} \times _{\rm P} = N_{\rm V} \times N_{\rm c} / e^{-F_{\rm c}/KT}$$ Substituting the values of N<sub>C</sub> and N<sub>V</sub>, $$n\times p=n_{\rm c}^2=A\Upsilon^3/_e(E,\ell KT)$$ # 2.11.5 Carrier Concentrations in a Semiconductor $dn = N(E) \times f(E) \times dE$ dn = number of conduction electrons per cubic meter whose energy lies between E and C + dE f( E ) = The probability that a quantum state with energy E is occupied by the electron. N(E) = Density of States. $$A(E) = \frac{1}{1 + e^{(E-E_F)/KT}}$$ The concentration of electrons in the conduction hand is $$n = \int_{E_c}^{K} N(E) \times f(E) \times dE$$ for $$E \ge F_C$$ $$(E - E_c) \text{ is } \ge \times KT.$$ $$f(E) = e^{-(E - E_c) \cdot KT}$$ $$g(E - E_c) \text{ is } \ge 1$$ $$n = \int_{E_c}^{\infty} y(E - E_C)^{1/2} \times e^{-(E - E_C)KT} \cdot dE$$ Simplifying this integral, we get, $$\eta \equiv N_C \times e^{-(E_C - E_{\epsilon})^2 KT}$$ where $$N_C = 2 \left( \frac{2 \pi m_B \widetilde{K} T}{n^2} \right)^{\frac{3}{2}}$$ K → Boltzman's Constant in J/K N, is constant. where $m_n$ = effective mass of the electron. Similarly the number of holes / m<sup>3</sup> in the Valence Band $$p = N_{\phi} e^{-(E_{\phi} - E_{\phi})/KT}$$ where $$N_{\nu} = 2 \left( \frac{2\pi m_{p} \overline{K} * T}{h^{2}} \right)^{\frac{3}{2}}$$ Fermi Level is the maximum energy level that can be occupied by the electrons at 0 $^{\circ}$ K. Fermi Level or characteristic energy represents the energy state with 50% probability of being filled if no forbidden bond exists. If E $\sim$ E<sub>F</sub>, then f( E ) $\simeq$ % for any value of temperature. f( E ) is the probability that a quantum state with energy E is occupied by the electron. # 2.11.6 FERMI LEVEL IN INTRINSIC SEMICONDUCTOR $$\begin{aligned} \mathbf{n} &= \mathbf{p} = \mathbf{n}_t \\ \mathbf{n} &= \mathbf{N}_C \cdot \mathbf{e}^{-(\mathbf{E}_C - \mathbf{E}_T)/KT} \\ \mathbf{p} &= \mathbf{N}_V \cdot \mathbf{e}^{-(\mathbf{E}_T - \mathbf{E}_V)/KT} \\ \mathbf{n} &= \mathbf{p} \end{aligned}$$ or $$\mathbf{N}_U \cdot \mathbf{e}^{-(\mathbf{E}_T - \mathbf{E}_T)/KT} = \mathbf{N}_V \cdot \mathbf{e}^{-(\mathbf{E}_T - \mathbf{E}_V)/KT}$$ Electrons in the valence bond occupy energy levels up to ${}^*E_F$ . $E_F$ is defined that way. Then the additional energy that has to be supplied so that free electron will move from valence band to the conduction hand is $E_C$ . $$\frac{N_C}{N_V} = e^{-\frac{\left(E_x - E_x\right)_+ \left[E_C + E_x\right]}{KT}}$$ $$= e^{\frac{-2E_x + E_x - E_x}{KT}}$$ Taking logarithms on both sides, where $m_n$ and $m_p$ are effective masses of holes and electrons. If we assume that $m_n = m_p$ , (though not valid.), The graphical representation is as shown in Fig. 2.8. Fermi Level in Intrinsic Semiconductor lies in the middle of Energy gap $E_G$ . Fig. 2.8 Energy band diagram. #### Problem 2.23 In p-type Ge at room temperature of 300 $^{6}$ K, for what doping concentration will the fermi level coincide with the edge of the valence bond? Assume $\mu_{0}$ = 0.4 m. #### Solution when $$E_F = E_V$$ $N_A = N_V$ $$E_F = E_V - kT \ln \left(\frac{N_V}{N_A}\right)^{\frac{1}{2}} \times T^{3/2} = 4.82 \times 10^{15} (0.4)^{3/2} (300)^{3/2}$$ $$= 6.33 \times 10^{18}.$$ $$Doping concentration $N_A = 6.33 \times 10^{18}$ atoms/cm<sup>3</sup>.$$ #### Problem 2.24 If the effective mass of an electron is equal to twice the effective mass of a hole, find the distance in electron volts (ev) of fermi level in as intrunsic semiconductor from the centre of the forbidden bond at room temperature. # Solution For Intrunsic Semiconductor, $$\begin{split} \underline{E}_{F} \star \left[ \left( \frac{E_{C} + E_{V}}{2} \right) - \frac{KT}{2} \ln \! \! \left( \frac{N_{C}}{N_{V}} \right) \right] \\ \text{If} & \quad m_{p} = m_{n} \\ \text{then} & \quad N_{C} = N_{V}. \end{split}$$ Hence $E_\Gamma$ will be at the centre of the furbidden band. But if $m_p \neq m_n$ . $E_\Gamma$ will be away from the centre of the forbidden band by $$\frac{KT}{2} \ln \left[ \frac{N_C}{N_V} - \frac{34}{2} \frac{kT}{2} \ln \frac{m_n}{m_p} \right]$$ $$N_C = 2 \left( \frac{2\pi m_n \overline{K}T}{n^2} \right)^{3/2}$$ $$N_V = 2 \left( \frac{2\pi m_p \overline{k}T}{n^2} \right)^{3/2}$$ $$= \frac{3}{4} \times 0.026 \ln (2)$$ $$= 13.5 \text{ m. eV}$$ # 2.11.7 FERMI LEVEL IN A DOPED SEMICONDUCTOR. $$\sigma = (\mu_n n + \mu_n p)e_n$$ So the electrical characteristics of a semiconductor depends upon 'n' and 'p', the concentration of holes and electrons. The expression for $n=N_{\rm C}/e^{-(E_{\rm p}-E_{\rm p})/KT}$ and the expression for $p=N_{\rm V}/e^{-(E_{\rm p}-E_{\rm p})/KT}$ These are valid for both intrinsic and extrinsic materials. The electrons and holes, respond to an external field as if their mass is $m^*$ ( $m^* = 0.6m$ ) and not 'm'. So this $m^*$ is known as *Effective Mass* With impurity concentration, only $E_{\rm F}$ will change. In the case of intrinsic semiconductors, $E_{\rm F}$ is in the middle of the energy gap, indicating equal concentration of holes and electrons. If donor type impurity is added to the intrinsic semiconductor it becomes n-type. So assuming that all the atoms are ionized, each impurity atom contributes at least one free electron. So the first N<sub>D</sub> states in the conduction band will be filled. Then it will be more difficult for the electrons to reach Conduction Band, bridging the gap between Covalent Bond and Valence Bond. So the number of electron hole pairs, thermally generated at that temperature will be decreased. *Fermi level is an indiction of the probability of occupancy of the energy states*. Since Because of doping, more energy states in the ConductionBand are filled, the fermi fevel will move towards the Conduction Band. # EXPRESSION FOR Eq. $$n = N_C \times e^{\frac{-(E_C + F_F)}{KT}}$$ $$p = N_{V + e} \frac{-(E_F - E_V)}{KT}$$ $$p = N_{V + e} \times N_{V} \times e^{-KT}$$ $$(E_C - E_V)$$ $$n \times p = N_C \times N_{V} \times e^{-KT}$$ $$E_C + E_V = E_C$$ $$n \times p = n_v^2$$ $$\therefore \qquad n_v^2 = N_C \times N_{V} \times e^{-\frac{E_C}{KT}}$$ $$\frac{n_v^2}{N_C \times N_V} = e^{\frac{-\frac{E_C}{KT}}{KT}}$$ Taking logarithms, $$\ln(\frac{\pi_i^2}{N_C N_V}) = -\frac{E_G}{KT}$$ or $$-\ln(\frac{N_C N_V}{\pi_i^2}) = -\frac{E_G}{KT}$$ or $$E_G = KT \ln\left(\frac{N_C N_V}{\pi_i^2}\right)$$ ...... ( 2.21 ) The position of Fermi Level is as shown in Fig. 2.9 0.5 🖊 K(E) For n-type semiconductor For p-type semiconductor Fig. 2.9 0.5 7.41 Similarly, in the case of p-type materials, the Fermi level moves towards the valence band since the number of holes has increased. In the case of n-type semiconductor, the number of free electrons has increased. So energy in Covalent Bend has increased. Fermi Level moves to wards conduction band. Similarly in p-type semiconductors, fermi Level moves towards Valence Band. So it is as shown in Fig. 2.9. To calculate the exact position of the Fermi Level in n-type Semiconductor: In n-type semiconductor, But $$n = N_D$$ $$N_C \times_C + (E_0 - E_F)/KT$$ $$N_D = N_C \times_C + (F_0 - F_F)/KT$$ or $$\frac{N_D}{N_C} = e^{-(F_0 - F_F)/KT}$$ Taking logarithms, $$\begin{split} & \ln \frac{N_D}{N_C} = \frac{-(E_c - E_r)}{KT} \\ & \text{or} \qquad \qquad KT \times \left\{ \ln \frac{N_D}{N_C} \right\} = -\left( |E_C - E_F| \right) \\ & \text{or} \qquad \qquad \left[ |E_F| = E_C - KT \times \left\{ \ln \frac{N_C}{N_D} \right\} \right] \\ & \text{or} \qquad \qquad \left[ |E_C| + |E_C| + |E_C| + |E_C| + |E_C| \right] \\ & \text{or} \qquad \qquad \left[ |E_C| + |E_C| + |E_C| + |E_C| + |E_C| \right] \\ & \text{or} \qquad \qquad \left[ |E_C| + |E_C| + |E_C| + |E_C| + |E_C| \right] \\ & \text{or} \qquad \qquad \left[ |E_C| + |E_C| + |E_C| + |E_C| + |E_C| \right] \\ & \text{or} \qquad \qquad \left[ |E_C| + |E_C| + |E_C| + |E_C| + |E_C| \right] \\ & \text{or} \qquad \qquad \left[ |E_C| + |E_C| + |E_C| + |E_C| + |E_C| + |E_C| + |E_C| \right] \\ & \text{or} \qquad \qquad \left[ |E_C| + \right] \\ & \text{or} \qquad \qquad \left[ |E_C| + |E_C|$$ So Fermi Level $E_F$ is close to Conduction Band $E_C$ in n-type semiconductor. Similarly for p-type material, $$p = N_{4}$$ But $$\begin{split} p &= N_V \times_e^{-(E_P - E_V)/KT} \\ &= e^{-(E_P - E_V)/KT} \end{split}$$ Taking Logarithms, $$\ln \frac{N_A}{N_V} = e^{-(E_P - E_V)/KT} \\ &= \frac{N_A}{KT} \\ &= \frac{N_A}{KT} = \frac{N_A}{KT} \\ &= \frac{E_V - E_V}{N_V} \\ \text{or} &= \frac{E_V - E_V}{N_V} \\ &= \frac{N_A}{N_V} = \frac{N_A}{N_V} = \frac{N_A}{N_V} \\ &= \frac{N_A}{N_V} = \frac{N_A}{N_V} = \frac{N_A}{N_V} = \frac{N_A}{N_V} \\ &= \frac{N_A}{N_V} = =$$ Fermi Level is close to Valance Band $E_{V}$ in p-type semiconductor. #### Problem 2.25 In a type silicon, the donor concentration is 1 atom per $2 \times 10^8$ silicon atoms. Assuming that the effective mass of the electron equals true mass, find the value of temperature at which, the fermi level will coincide with the edge of the conduction band. Concentration of Silicon = $5 \times 10^{22}$ atom/cm3. # Solution Donor atom concentration = 1 atom per $2 \times 10^8$ Si atom. Silicon atom concentration = $5 \times 10^{22}$ atoms/cm<sup>3</sup> $$N_D = \frac{5 \times 10^{22}}{2 \times 10^8} = 2.5 \times 10^{14} / \text{cm}^3.$$ For n-type, Semiconductor, $$E_F = E_C - KT \ln \left( \frac{N_C}{N_D} \right)$$ If $E_F$ were to coincide with $E_C$ , then $$N_C = N_D$$ $N_D = 2.5 \times 10^{14} \text{ /cm}^3$ . $$N_{ij} = 2 \left\{ \frac{2\pi m_n \overline{K} T}{h^2} \right\}^{\frac{1}{2}}$$ h = Plank's Constant; $\overline{K}$ = Boltzman Constant $m_{\rm d}$ the effective mass of electrons to be taken as $-m_{\rm E}$ $$N_{C} = 2 \left( \frac{2 \times 3.14 \times 9.1 \times 10^{-31} \times \overline{K} \times T}{h^{2}} \right)^{\frac{3}{2}}$$ $$= 4.28 \times 10^{15} \text{ T}^{2}$$ $$\begin{array}{ll} \gamma & N_{\rm P} = N_{\rm D} \\ & 3 \\ 4.28 \times 10^{15} \ {\rm T}^2 = 2.5 \times 10^{14} \\ \gamma & T = 0.14 \ ^{\rm O} {\rm K} \end{array}$$ # 2.12 TOTAL CURRENT IN A SEMICONDUCTOR #### 2.12.1 DRIFT CURRENT IN AN N-Type Semiconduction Within a semiconductur, intrinsic or impure, because of the thermal energy, covalent bonds are broken and electrons and holes move in random directions. These collide with lattices, get deflected and move in a different direction, till they collide with another earrier. Such a random motion is defined as *mean free path length* T, the distance a carrier travels between collisions and the average time between collisions 't'. The average velocity of motion $v = \frac{1}{1}$ . Over a period of time which is >> 't', average movement is zero or net current is zero. But when electric field is applied all the electrons are aligned in a particular direction and move towards the positive electrode and holes in the opposite direction. The resulting current is called *Brift Current*. Let the semiconductors be 'n' type. Now using a battery, electric field is applied, under the influence of the electric field, all the free electrons move towards the positive electrode and enter the metal of the positive electrode Fig. 2.10. The donor atoms have thus lost their free electrons. So the donor atoms near the positive electrode pull electrons from the electrode, exactly equal in number to the free electrons which have entered the electrode. So the semiconductors remains electrically neutral. The voltage applied results in voltage drop across semiconductor. If the hattery is removed, the number of free electrons and holes is same as before the application of field, since semiconductor has taken equal number of electrons from the positive electrode. Fig. 2.10 Drift current in n-type semiconductor. When the free electron contributed by phosphorus donor atom goes into the positive electrode, the donor atom loses one electron. Therefore it will pull one more electron from the positive electrode and hence the number of free electrons in the semiconductors remains the same. #### Problem 2.26 In p-type Silicon, the acceptor concentration corresponds to 1 atom per $10^8$ Silicon atoms. Assume that $m_s = 0.6m$ . At soom temperature, how far from the edge of the valence band is the Fermi level? Is $B_s$ above or below $B_s$ ? The concentration of Silicon atoms is $5 \times 10^{37}$ atoms/cm<sup>2</sup>. # Solution Concentration of Silicon atoms = $5 \times 10^{22}/\text{cm}^{34}$ . Because doping is done at 1 atom per 108 Silicon Atoms. $$N_{A} = \frac{5 \times 10^{22}}{10^{8}} = 5 \times 10^{14} / cm^{3}$$ $$N_{V} = 2 \left[ \frac{(2\pi m_{A} K)^{1/3}}{h^{2}} \right]$$ K = Boltzman's Constant in eV/°K; $\overline{K}$ = Boltzman constant in J// °K. h = Planck's Constant = $6.62 \times 10^{-14}$ J-sec $$\overline{K} = 1.38 \times 10^{-23} \, \text{J/°K}$$ $$\begin{split} N_V &= 2 \left( \frac{2 \pi m_p |\vec{K}T|}{h^2} \right)^{\frac{3}{2}} = 4.82 \times 10^{21} \left( \frac{m_p}{m} \right)^{\frac{3}{2}} |\vec{T}|^2 \\ &\left( 2 \left( \frac{2 \pi . \vec{K}}{h^2} \right)^{\frac{3}{2}} - \frac{4.82 \times 10^{15}}{m^{3/2}} \right) \end{split}$$ $$\pm 4.82 \times 10^{15} \times \frac{{m_p}_0^3}{m} \times T^{3/2}$$ $m_n = 0.6 \text{ m} \text{ (given)}$ $$T = 300^{\circ} K$$ $$N_{xy} = 4.82 \times 10^{15} (0.6 \times 300)^{1/2} = 1.17 \times 10^{19} / \text{cm}^3$$ $$E_{\rm F} - E_{\rm V} - KT \ln \left( \frac{N_{\rm V}}{N_{\rm A}} \right)$$ $$= 0.026 \ In \ . \left( \frac{1.17 \times 10^{19}}{5 \times 10^{14}} \right)$$ $$-0.026 \times 10$$ $$E_{\rm e} - E_{\rm o} = 0.26 {\rm ev}$$ $$E_p$$ is above $E_{\mathbf{v}}$ . where ÚŒ #### Problem 2.27 In p-type Ge at room temperature of 300 $^{6}$ K, for what doping concentration will the fermi level coincide with the edge of the valence bond? Assume $\mu_{c} \simeq 0.4$ m. #### Satution when $$N_A = N_V$$ ∴ $E_p = E_V + kT \ln \cdot \frac{N_V}{N_A}$ ∴ $N_V = 4.82 \times 10^{15} \left(\frac{mp}{m}\right)^3 \times T^{3/2} = 4.82 \times 10^{15} (0.4)^{3/3} (300)^{3/2}$ = 6.33 × 10<sup>18</sup>. ∴ Doping concentration $N_A = 6.33 \times 10^{18}$ atoms/cm<sup>3</sup> #### Problem 2.28 If the effective mass of an electron is equal to thrice the effective mass of a hole, find the distance in electron volts (ev) of fermi level in as intrunsic semiconductor from the centre of the forbidden bond at room temperature. #### Solution For Intrucsic Semiconductor, $$\begin{split} E_F = \frac{1}{2} & \left( \frac{E_C + E_V}{2} \right) - \frac{KT}{2} \ln \! \left( \frac{N_C}{N_V} \right) \right] \\ \text{If} & m_\mu = m_\mu \\ \text{then} & N_C = N_V. \end{split}$$ Hence $E_p$ will be at the centre of the folloidden band. But if $m_p \neq m_p$ . $E_p$ will be away from the centre of the forbidden band by $$\frac{KT}{2} \ln \left[ \frac{N_C}{N_V} = 24 \frac{kT}{2} \ln \frac{m_n}{m_p} \right]$$ $$N_C = 2 \left( \frac{2\pi m_p KT}{n^2} \right)^{1/2}$$ $$N_V = 2 \left( \frac{2\pi m_p kT}{n^2} \right)^{3/2}$$ $$= \frac{3}{4} \times 0.026 \text{ In (3)} = 21.4 \text{ meV}$$ # 2.12.2 DRIFT CURRENT IN P-TYPE SEMICONDUCTOR The mechanism is the same to as explained above. The holes in the acceptor type semiconductor moves towards the negative electrode and enter into it, pulling out one electron from the negative electrode from the acceptor atoms (Fig. 2-11), the hole has moved away, i.e. it has acquired an electron So electrical neutrality or of its original condition is disturbed. This results in a electrons from the acceptor atom being Fig. 2.11 Drift current in p-type semiconductor pulled away. These free electrons enter the positive electrode. The acceptor atoms having lost one electron steal another electron from the adjoining atom resulting in a new hole. The new holes created thus drift towards negative electrode. #### 2.12.3 DIFFUSION CURRENT This current results due to difference in the concentration gradients of charge carriers. That is, free electrons and holes are not uniformly distributed all over the semiconductor. In one particular area, the number of free electrons may be more, and in some other adjoining region, their number may be less. So the electrons where the concentration gradient is more move from that region to the place where the electrons are lesser in number. This is true with holes also. Let the concentration of some carriers be as shown in the Fig 2.12. The concentration of carriers is not uniform and varies as shown along the semiconductor length. Area $A_1$ is a measure of the number of carriers between $x_1$ and $x_2$ . Area $A_2$ is a measure of the number of carriers between $x_2$ and $x_4$ . Area $A_3$ is greater than Area $A_2$ . Therefore number of carriers in area $A_1$ is greater than the number of carriers in $A_2$ . Therefore they will move from $A_1$ to $A_2$ . If these Fig. 2.12 Diffusion current. charge carriers are free electrons, then electron current directions is from C to A ( $\gamma$ ). Electrons move from A to C). If these are heles then current direction is from A to C. This current is called diffusion current. It is independent of any applied field. So in semiconductors, at room temperature itself, though no electric field is applied, if the device is connected in a circuit, there will be very small current flowing through, which is called *Diffusion Current*. Let $I_x$ be the distance travelled by each electron between two successive collisions,, i.e. $I_x$ is the mean free path. Let $t_x$ sees be the corresponding time taken. Because of the thermal agitation, the carriers in areas $A_1$ and $A_2$ have equal probability to move from left to right or from right to left. But because the number of carrier in $A_1$ is greater than in $A_2$ , it results in net diffusion current. During time $t_{x_0}$ half the electrons from $A_1$ move to $A_2$ and half the electrons from $A_2$ move to $A_1$ . The net current is due to the difference of number of electrons from $A_2$ to $A_2$ $$= 0.5 \times \left( I_x \frac{dn}{dx} \right) \times dx$$ Hence Diffusion Current = $\left( \left( l_x \right)^2 \times \frac{dn}{dx} \right) \left( \frac{c}{c_x} \right)$ $$= \% \mathbf{e} \times I_{\mathbf{x}} \times \mathbf{v_n} \times \frac{\mathbf{d}\mathbf{n}}{\mathbf{d}\mathbf{x}}$$ where $V_x$ is the Average Velocity = $\frac{\hbar x}{t_x}$ and c = charge of an electron. Hence Diffusion Current per Sq. meter of cross section is $$I_{n} = e \times D_{n} \times \frac{\mathrm{d}n}{\mathrm{d}x}$$ $D_0 = -Diffusion current constant in m<sup>2</sup>/sec$ $\frac{dn}{dx}$ is concentration gradient of electrons in Number of carriers $\ell$ m. If diffusion current is caused by holes, the equation of diffusion current is $$i_p = Q \times D_p \times \frac{dp}{dx}$$ For Ge, at room temperature $$D_n = 93 \times 10^{-4} \text{ m}^2/\text{sec}$$ $D_n = 44 \times 10^{-4} \text{ m}^2/\text{sec}$ Diffusion electrons density $J_n$ is given by the expression $$J_n = -e |Dn| \times \frac{dn}{dx}$$ positive sign is used since $\frac{dn}{dx}$ is negative and direction of current is opposite to the movement of electrons. where $\mathbf{D}_q$ is called Diffusion Constant for electrons. It is in $\mathbf{m}^2/\sec_0$ , $\frac{d\mathbf{n}}{d\mathbf{x}}$ is concentration gradient. D and μ are interrelated. It is given as. $$\frac{D_n}{\mu_n} = \frac{D_n}{\mu_n} = V_1$$ where $$V_T = \frac{KT}{e} = \frac{T}{11,600}$$ ...... (2.24) where $V_T$ is volt equivalent, of temperature. At room temperature, $\mu = 39D$ . The thermal energy due to temperature T is expressed as electrical energy in the form of Volts. # 2.12.4 TOTAL CURRENT Both Potential Gradient and Concentration Gradient can exist simultaneously within a Semiconductor. Since in such a case the total current, is the sum of *Drift Current* and *Diffusion Current*. $$J_p = e \mu_p p$$ , $E - e D_p \cdot \frac{dp}{dx}$ Drift Current $$= \epsilon \mu_0 p E$$ Diffusion Current $= eD_p \frac{dp}{dx}$ Similarly the net electron current is $$J_{\mathbf{R}}=e_{i}\mu_{n}\,nE+e_{i}D_{\mathbf{R}}\,\frac{dn}{dx}$$ Since Diffusion hale current is Jp $$J_p = -eD_p \cdot \frac{dp}{dx}$$ p decreases with increase in x. So $\frac{dp}{dx}$ is negative. Negative sign is used for $J_p$ , so that, $J_p$ wiff be positive in the positive x direction. For electrons $$J_n = \pm e \cdot D_n \cdot \frac{dn}{dx}$$ since the electron current is opposite to the directions of conventional current. There exists a concentration gradient in a semiconductor. On account of this, it results in Diffusion Current. If you consider p-type semiconductor holes are the majority carriers. So the resulting Diffusion Current Density $J_n$ is written as $$J_p = -e \times D_p \times \frac{dp}{dx}$$ where $D_p$ is called diffusion constant for holes. Since p the hole concentration is decreasing with x, $\frac{dp}{dx}$ is -ve. So -ve sign is used in the expression for $I_p$ . Similarly for electrons also the expression is similar and the slope is $-\frac{d\mathbf{n}}{d\mathbf{x}}$ . But since the electron current is opposite to the conventional current, $$J_n = \left( e.D_n * \frac{dn}{dx} \right) + e * D_n \frac{dn}{dx}$$ ### 2.13 EINSTEIN RELATIONSHIP D, the Diffusion Coefficient and μ are inter related as where $V_{T}$ is volt equivalent of temperature or. Therefore values of $D_p$ and $D_n$ for Si and Ge can be determined. #### Problem 2.29 Determine the values of $D_0$ and $D_0$ for Silicon and Germanium at room temperature. ## Solution For Germanium at room temperature, $$\begin{aligned} D_n = \mu_n \times V_T + 3.800 \times 9.026 - 99 \text{ cm}^2/\text{sec} \\ D_p = \mu_p \times V_T = 1800 \times 0.026 = 47 \text{ cm}^2/\text{sec} \\ D_n = 1300 \times 0.026 = 34 \text{ cm}^2/\text{sec} \\ D_p = 500 \times 0.026 = 43 \text{ cm}^2/\text{sec} \end{aligned}$$ # 2.14 CONTINUITY EQUATION Thus Continuity Equation describes how the carrier density in a given elemental volume of crystal varies with time. If an intrinsic semiconductor is doped with n-type material, electrons are the majority carriers. Electron - hole recombination will be taking place continuously due to thermal agitation. So the concentration of holes and electrons will be changing continuously and this varies with time as well as distance along the semiconductor. We now derive the differential, equation which is based on the fact that charge is neither created nor destroyed. This is called Continuity Equation. Consider a semiconductor of area A, length dx = (x - dx - x = dx) as shown in Fig. 2.13. Let the average hole concentration be 'p'. Let $E_p$ is a factor of x, that is hole current due to concentration is varying with distance along the semiconductor. Let $I_p$ is the current entering the volume at x at time t, and $(I_p + dI_p)$ is the current leaving the volume at (x + dx) at the same instant of time 't'. So when only $I_p$ colombs is entering, $(I_p + dI_p)$ colombs are leaving. Therefore effectively there is a decrease of $(I_p + dI_p - I_p) = dI_p$ colombs per second within the volume. Or in other words, since more bole current is feaving than what is entering, we can say that more holes are leaving than the no, of holes entering the semiconductor at 'x'. If dl<sub>n</sub> is rate of change of total charge that is $$dJ_p = d\left(\frac{n \times q}{r}\right)$$ Fig 2.13 Charge flow in semiconductor $\frac{dI_p}{q} \ \ gives the decrease in the number of holes per second with in the volume A \times dx. \ \ Decrease$ in holes per unit volume ( hole concentration ) per second due to $I_p$ is $$\frac{dI_p}{A \times dx} \times \frac{1}{q}$$ But $$\frac{dJ_p}{A} = Current Density$$ $$= \frac{1}{q} \times \frac{dJ_p}{dx}.$$ But because of thermal agitation, more number of holes will be created. If $p_0$ is the thermal equatibrium concentration of holes,( the steady state value reached after recombination ), then, the increase per second, per unit volume due to thermal generation is, $$g = \frac{p}{\tau_n}$$ Therefore, increase per second per unit volume due to thermal generation. $$g = \frac{P_{,0}}{\tau_{,p}}$$ But because of recombination of holes and electrons there will be decrease in hole concentration The decrease $$= \frac{p}{\tau_0}$$ Charge can be neither created not destroyed. Because of thermal generation, there is increase in the number of holes. Because of recombination, there is decrease in the number of holes. Because of concentration gradient there is decrease in the number of holes. So the net increase in hole concentration is the algebraic sum of all the above $$\frac{\partial p}{\partial t} = \frac{P_{ii} - p}{\tau_p} - \frac{p}{q} \times \frac{\partial I_p}{\partial x}$$ Partial derivatives are used since p and Jp are functions of both time t and distance x. $\frac{d\rho}{dt}$ gives the variation of concentration of carriers with respect to time '1'. If we consider unit volume of a semiconductor (n-rype) having a hole density $p_n$ , some holes are lost due to recombination. If $p_{nn}$ is equilibrium density, (i e, density in the equilibrium condition when number of electron = holes). The recombination rate is given as $\frac{p_n - p_{no}}{\tau}$ . The expression for the time rate of change in carriers density is called the Continuity Equation. Recombination rate $$R = \frac{dp}{dt}$$ Life time of holes in n-type semiconductors $$\tau_{p} = \frac{\Delta P}{R} = \frac{p_{n} - p_{np}}{dp \cdot dt}$$ O٢ $$\frac{dp}{dt} = \left(\frac{p_n - p_{nN}}{\tau_p}\right)$$ where $p_n$ is the original concentration of holes in n-type semiconductors and $p_{n_0}$ is the concentration after holes and electron recombination takes place at the given temperature. In other word $p_{n_0}$ is the thermal equilibrium minority density. Similarly for a p-type semiconductors, the life time of electrons $$\tau_{n} = \frac{n_{p} - n_{p0}}{dv} \frac{1}{(dt)}, \quad \frac{dz}{dt} = \frac{n_{p} - n_{n0}}{\tau_{n}}.$$ # 2.15 THE HALL EFFECT If a metal or semiconductor carrying a current I is placed in a perpendicular magnetic field B, an electric field E is induced in the direction perpendicular to both I and B. This phenomenon is known as the Hall Effect. It is used to determine whether a semiconductor is p-type or n-type. By measuring conductivity $\alpha$ , the mobility $\mu$ can be calculated using Hall Effect. In the Fig. 2.14 current I is in the positive X-direction and B is in the positive Z-direction. So a force will be exerted in the negative Y-direction. If the semiconductor is n-type, so that current is carried by electrons, these electrons will be forced downward toward side 1. So side 1 becomes negatively charged with respect to side 2. Hence a potential $V_{\rm If}$ called the *Hall Voltage* appears between the surface 1 and 2. Fig 2.14 Hall effect. In the equilibrium condition, the force due to electric field intensity 'E', because of Hall effect should be just balanced by the magnetic force of ec - B ev v = Driff Velocity of earriers in m / sec B = Magnetic Field Intensity in Tesla (wb/m<sup>2</sup>) ÓΤ e = Bv.....(a) Hut $\varepsilon = V_H/d$ - Hall Vohage where = Thickness of semiconductors. f = nev or 1 = pv φ - charge density. Current Density (Amp / m<sup>2</sup>) OT $\omega$ = width of the semiconductor; $\omega$ d $\gamma$ cross sectional area. 1 - current $I = Current Density = \frac{1}{\omega d}$ $\begin{aligned} \boldsymbol{c} &= V_H/d \\ V_H &= \epsilon \boldsymbol{d} \end{aligned}$ ∴. or. But $$\epsilon = Bv$$ ........ From Equation ( a ) $$V_H = B \times v \times d - But - v = J/\rho$$ $$= \frac{B.J.d}{\rho} - But - J = \frac{J}{\omega d}$$ $$V_{It} = \frac{B.J.d}{\rho.\omega d} = \frac{B.J}{\rho \omega}$$ $$V_H = \frac{B.J}{\rho \omega} - \frac{B.J}{\rho \omega} = \frac{J}{\rho \omega}$$ ......(2.28) If the semiconductor is n-type, electrons the majority carriers under the influence of electric field will move towards side 1, side 2 becomes positive and side 1 negative. If on the other hand terminal 1 becomes charged positive then the semiconductor is p-type. $$\rho = n \times e \text{ ( For n - type semiconductor )}$$ or $$\rho = p \times e \text{ ( for p-type semiconductor )}$$ and $$\rho = Charge \text{ density.}$$ $$V_H = \frac{BI}{\rho \omega}$$ $$\rho = \frac{BI}{V_H,\omega}$$ $$R_H = \frac{V_{H,\omega}}{BI}$$ $$\ldots ( 2.29 )$$ The Hall Coefficient, $R_H$ is defined as $R_H = \frac{1}{\rho}$ . Units of $R_H$ are $m^2$ / coulombs If the conductivity is due primarily to the majority carriers conductivity, $\sigma = n \epsilon \mu$ in n-type semiconductors. nue = $$\rho$$ = charge density. $$\sigma = \rho \times \mu$$ But $$\frac{1}{\rho} = R_H$$ $$\therefore \qquad \sigma = \frac{1}{R_H} \times \mu$$ or $$\mu = R_H \times \sigma = \frac{V_H \cdot \omega}{BH} \times \sigma$$ We have assumed that the drift velocity 'v' of all the carriers is same. But actually it will not be so. Due to the thermal agitation they gain energy, their velocity increases and also collision with other atoms increases. So for all particles v will not be the same. Hence a correction has to be made and it has been found that satisfactory results will be obtained if $\frac{1}{R_{\rm m}}$ is taken as $\frac{3\pi}{8\rho}$ . $$\therefore \qquad \qquad \mu = \left(\frac{8\sigma}{3\pi}\right) \, R_H \qquad \qquad \qquad \dots \dots \, \left( \ 2.30 \ \right)$$ Multiply $R_H$ by $\frac{8}{3\pi}$ . Then it becomes *Modified Hall Coefficient*. Thus mobility of carriers ( electrons or holes ) can be determined experimentally using Hall Effect. The product Bev is the *Lorent Farce*, because of the applied magnetic field B and the drift velocity v. So the majority carriers in the semiconductors, will tend to move in a direction perpendicular to B. But since there is no electric field applied in that particulars direction, there will develop a Hall voltage or field which just opposes the Lorentz field. So with the help of Hall Effect, we can experimentally determine - The mobility of Electrons or Holes. - Whether a given semiconductor is p-type or n-type (from the polarity of Hall voltage V<sub>ii</sub>) ### Problem 2.30 The Half Effect is used to determine the mobility of holes in a p-type Silicon har. Assume the bar resistivity is 200,000 $\Omega$ -an, the magnetic field B, = 0.1 Wh/m² and d = w = 3mm. The measured values of the current and Half voltage are 10mA and 50 my respectively. Find $\mu_0$ mobility of holes. ### Solution $$\begin{split} & B = 0.1 \text{ Wb / m}^2 \text{ (or Tesla)} \\ & V_{11} = 50 \text{ mv.} \\ & I = 10 \text{ mA:} \\ & \rho = 2 \times 10^5 \ \Omega + \text{cm} \text{ ;} \\ & d = w = 3 \text{mm} + 3 \times 10^{14} \text{ mere}_{18} \\ & \frac{1}{R_{H}} = \frac{BJ}{V_{H}/W} = \frac{0.1 \times 10 \times 10^{14}}{50 \times 10^{12} \times 3 \times 10^{13}} = \frac{1}{150} = 0.667. \\ & Conductivity = \frac{1}{\rho} = \frac{1}{2 \times 10^{3} \times 10^{12}} = \frac{1}{2000} \text{ mhos / meter.} \\ & \mu = \sigma \times R_{H} \\ & \mu_{p} = \frac{1}{0.667} \times \frac{1}{2000} = 750 \text{ cm}^2/\text{ V - sec} \end{split}$$ ### 2.16 SEMICONDUCTOR DIODE CHARACTERISTICS If a junction is formed using p-type and n-type semiconductors, a diode is realised and it has the properties of a rectifier. In this exapter, the volt ampere characteristics of the diodes, — electronhole currents as a function of distance from the junction and junction capacitances will be studied. # 2.16.1 THEORY OF p-n JUNCTION Take an intrinsic Silicon or Germanium crystal. If donor ( n-type ) impurities are diffused from one point and acceptors impurities from the other, a p-n junction is formed. The donor atoms will donate electrons. No they loose electrons and become positively charged. Similarly, acceptor atoms accept an electron, and become negatively charged. Therefore in the p-n junction on the p-sule, holes and negative ions are shown and on the n-side free electrons and positive ions are shown. To start with, there are only p-type carriers to the left of the junction and only n-type carriers to the right of the junction. But because of the concentration gradient across the junction, holes are in large number on the left side and they diffuse from left side to right side. Similarly electrons will diffuse to the right side because of concentration gradient. Fig 2.15. Potential distribution in p-n junction diode. Because of the displacement of these charges, electric field will appear across the junction. Since p-side looses holes, negative field exists near the junction towards left. Since n-side looses electrons, positive electric field exists on the n side. But at a particular stage the negative field on p-side becomes large enough to prevent the flow of electrons from n-side. Positive charge on n-side becomes large enough to prevent the movement of holes from the p-side. The charge distribution is as shown in Fig. 2.15 (h). The charge density far away from the junction is zero, since before all the holes from p-side move to n-side, the barrier potential is developed. Acceptor atoms near the junction have lost the holes. But for this they would have been electrically neutral. Now these holes have combined with free electrons and disappeared leaving the acceptor atom negative. Donor atoms on n-side have lost free electrons. These free electrons have combined with holes and disappeared. So the region near the junction is depleted of mobile charges, This is called depletion region, space charge region or transition region. The thickness of this region will be of the order of few microns 1 miaron = $$10^{-6}$$ m = $10^{-4}$ cm. The electric field intensity near the junction is shown in Fig. 2.15 ( $\alpha$ ). This curve is the integral of the density function $\rho$ . The electro static potential variation in the depletion region is shown in Fig. 2.15 ( d ), $c = \int \frac{dv}{dx}$ . This variation constitutes a potential energy barrier against further diffusion of holes across the barrier. When the diode is open circuited, that is not connected in any circuit, the hole current must be zero. Because of the concentration gradient, holes from the *p-side* move towards *n-side*. So, all the holes from *p-side* should move towards *n-side*. This should result in large hole current flowing even when dude is not connected in the circuit. But this will not happen. So to counteract the diffusion current, concentration gradient should be nullified by drift current due to potential barrier. Because of the movement of holes from *p-side* to *n-side*, that region ( p-region ) becomes negative. A potential gradient is set up across the junction such that drift—current flows in opposite direction to the diffusion current. So the net hole current is zero when the diode is open circuited. The potential which exists to cause drift is called *contact potential* or diffusion potential. Its magnitude is a few tenths of a volt ( 0.01V ). # 2.16.2 p-n JUNCTION AS A DIODE The p-n Junction shown here forms a sensiconductor device called BIODE. Its symbol is A — K. A is anode. K is the cothode. It has two leads or electrodes and hence the name Diode. If the anode is connected to positive voltage terminal of a hattery with respect to cathode, it is called *Forward Bias.* (Fig. 2.16 (a)). If the anode is connected to negative voltage terminal of a hattery with respect to cathode, it is called *Reverse Blas.* (Fig. 2.16 (b)). Fig 2.16 # 2.16.3 OHMIC CONTACT In the above circuits, external battery is connected to the diode. But directly external supply cannot be given to a semiconductor. So metal contacts are to be provided for *p-region* and *n-region*. A Metal-Semiconductor Junction is introduced on both sides of p-n junction. So these must be contact potentials across the metal-semiconductor junctimes. But this is minimized by fabrication techniques and the contact resistance is almost zero. Such a contact is called ohmic contact. So the entire voltage appears across the junction of the diode. Fig 2.17 Ohmic contacts. ## 2.17 THE P-N JUNCTION DIODE IN REVERSE BIAS Because of the battery connected as shown, holes in (Fig. 2.16 (b)) p-type and electrons in n-type will move away from the junction. As the holes near the junction in p-region they will move away from the junction and negative charge spreads towards the left of the junction. Positive charge density spreads towards right. But this process cannot continue indefinitely, because to have continuous flow of holes from right to left, the holes must come from the n-side. But n-side has few holes. So very less current results. But some electron hole pairs are generated because of thermal agitation. The newly generated holes on the n-side will move towards junction. Electrons created on the p-side will move towards the junction. So there results some small current called Reverse Saturation Current. It is denoted by $I_p$ , $I_p$ will increase with the temperature. So the reverse resistance or back resistance decreases with temperature $I_n$ is of the order of a few positions. The reverse resistance of a diode will be of the order of $M\Omega$ . For ideal diode, reverse resistance is so. the same thing can be explained in a different way. When the diode is open circuited, there exists a barrier potential. If the diode is reverse biased, the barrier potential height increases by a magnitude depending upon the reverse bias voltage. So the flow of holes from *p-side* to *n-side* and electrons from *n-side* to *p-side* is restricted. But this barrier doesn't apply to the minority carriers on the *p-sides* and *n-sides*. The flow of the minority carriers across the junction results in some current. ### 2.18 THE P-N JUNCTION DIODE IN FORWARD BIAS When a diode is forward biased, the potential harrier that exists when the diode is open circuited, is reduced. Majority carriers from p-side and n-side flow across the junction. So a large current results. For ideal diode, the forward resistance $R_p = 0$ . The forward current $\mathbf{1}_p$ , will be of the order of mA (milli-amperes). Fig 2.18 Diode in forward bias. ## 2.18.1 FORWARD CURRENT If a large forward voltage is applied (Fig. 2.19), the current most increase. If the barrier potential across the junction is made zero, infinite amount of current should flow. But this is not practically possible since the bulk resistance of the crystal and the contact resistance together will limit the current. We may see in the other sections that when the diode is conducting, the voltage across it remains constant at $V_{\gamma}$ cur in voltage. If the applied voltage is too large junction—breakdown will necur. Fig 2.19 Forward biasing. # 2.19 BAND STRUCTURE OF AN OPEN CIRCUIT p-a JUNCTION When p-type and n-type semiconductors are brought into intimate contact p-type function is formed. Then the fermilevel must be constant throughout the specimen. If it is not so, electrons on one side will have higher energy than on the other side. So the transfer of energy from higher energy electrons to lower energy electrons will take place till fermilevel on both sides comes to the same level. But we have already seen that in n-type semiconductors, $E_p$ is close to conduction band $E_{cn}$ and it is close to valence band edge $E_{cp}$ on p-vide. So the conduction hand edge of n-type semiconductor cannot be at the same level as that of p-type semiconductor. Hence, as shown, the energy hand diagram for a p-n function is where a shift in energy levels $E_0$ is indicated. $E_{rj} = Energy gap in eV$ E<sub>f</sub> - Fermi energy level E<sub>O</sub> = Contact difference of potential $E_{en}$ = Conduction Band energy level on the *n-side*. $E_{ep}$ = Conduction Band energy level on the p-side. $E_{nn}$ = Valence Band energy level on the *n*-side. $E_{vo}$ = Valence Hand energy level on the *p-side* Fig 2.20 Band structure of open circuited diode. If a central line $\frac{E_G}{2}$ is taken, the shift in energy levels is the difference between the two central lines $\frac{E_G}{2}$ of the two semiconductors. $$\begin{split} E_0 &= E_{ep} - E_{ep} - E_{ep} - E_{ep}, \\ E_1 &= \frac{E_G}{2} - (E_F - E_{ep}) \\ E_2 &= \frac{E_G}{2} - (E_{ep} - E_{ep}) \\ E_1 &= E_C - E_F + E_{ep} - E_{en} + E_F \\ E_0 &= E_{ep} - E_{ep} - E_{ep} - E_{en} - E_{ep}, \\ E_1 &= E_C - E_{ep} - E_{ep} - E_{ep} - E_{ep} - E_{ep}, \\ E_1 &= E_C - E_{ep} - E_{ep} - E_{ep} - E_{ep} - E_{ep}, \\ E_1 &= E_C - E_{ep} - E_{ep} - E_{ep} - E_{ep} - E_{ep}, \\ E_1 &= E_C - E_{ep} - E_{ep} - E_{ep} - E_{ep} - E_{ep}, \\ E_1 &= E_C - E_{ep} - E_{ep} - E_{ep} - E_{ep} - E_{ep}, \\ E_2 &= E_C - E_{ep} E_{ep}$$ This energy $E_{ij}$ represents the potential energy barrier for electrons. The contact difference of potential $$E_{\rm f} - E_{\rm op} = \frac{9}{2} \left( |E_{\rm G}| \right) - E_{\rm f} - \left( \frac{E_{\rm G}}{2} \right) - E_{\rm f}$$ ....(1) The energy is expressed in electron volts eV. K is Bottzman's Constant in eV / $^{6}$ K = 8.62 × 10 $^{6}$ eV / $^{6}$ K Therefore, $E_0$ is in eV and $V_0$ is the contact difference potential in volts $V_0$ is numerically equal to $E_0$ . In the case of *n-type* semiconductors, $n_n = N_0$ . (Subscript 'n' indicates electron concentration in *n-type* semiconductor.) $$n_1^2 = n_0 \times p_0 = N_D \times p_0$$ $n_0 = N_D$ $n_1 = Intrinsic Concentration$ $n_1 = Electron Concentration in p-type senuconductor$ $n_1 = Flectron Concentration in n-type semiconductor$ $p_1 = Hole Concentration in p-type semiconductor$ $p_2 = Hole Concentration in n-type semiconductor$ $p_3 = \frac{n_1^2}{N_D}$ and $N_D = \frac{n_1^2}{p_0}$ $n_p = \frac{n_1^2}{N_A}$ and $N_A = \frac{n_1^2}{n_0}$ $n_1^2 = n_1 \times p_0$ Substituting all these value in $$\begin{split} E_{st} = KT \ln \left( \frac{N_A \cdot N_D}{n_t^2} \right) \\ E_{tt} = KT \ln \left( \frac{n_t^2}{p_n} \times \frac{n_t^2}{n_p} \times \frac{1}{n_t^2} \right) \\ = KT \ln \left( \frac{n_t \cdot p_n}{p_n \cdot n_p} \right) \\ = KT \ln \left( \frac{n_t \cdot p_n}{p_n \cdot n_p} \right) = KT \ln \left( \frac{n_n}{n_p} \right) \\ E_{tt} = KT \ln \left( \frac{n_{tt} \cdot p_n}{n_{p^2}} \right) + KT \ln \left( \frac{p_{pn}}{p_{rt0}} \right) \end{split}$$ Taking reasonable values of $\sigma_{n0} = 10^{16} / cm^3$ $\sigma_{p0} = 10^4 / cm^4$ $\sigma_{tt} = 0.026 \text{ eV}$ $\sigma_{tt} = 0.026 \text{ eV}$ # 2.20 THE CURRENT COMPONENTS IN A p-n JUNCTION DIODE Fig 2.21 Current components in a p-n junction. When a forward bias is applied to the diode, holes are injected into the n-vide and electrons to the p-vide. The number of this injected carriers decreases exponentially with distance from the junction. Since the diffusion current of minority carriers is proportional to the number of carriers, the innority carriers current decreases exponentially, with distance. There are two minority currents, one due to electrons in the p-region Inp, and due to holes in the n-region Ipn. As these currents vary with distance, they are represented as Ipn(x) Electrons crossing from n to p will constitute current in the same direction as holes crossing from p to n. Therefore, the total current at the junction where x = 0 is $$I = Ipn(0) - Inp(0)$$ The total current remains the same. The decrease in Ipn is compensated by increase in Inp on the p-side. Now deep into the p-region $\{$ where x is large $\}$ the current is because of the electric field $\{$ since bias is applied $\}$ and it is drift current Ipp of holes. As the bales approach the junction, some of them recombine with electrons crossing the junction from n to p. So Ipp decreases near the junction and is just equal in magnitude to the diffusion current Inp. What remains of Ipp at the junction enters the n-vide and becomes hole diffusion current Ipn in the n-region. Since holes are minority carriers in the n-vide, Ipn is small and as hole concentration decreases in the n-region, Ipn also exponentially decreases with distance. In a forward biased p-n junction diode, at the edge of the diode on p-side, the current is hole current (majority carriers are holes). This current decreases at the junction as the junction approaches and at a point away from the junction, on the n-side, hole current is practically zero. But at the other edge of the diode, on the n-vide, the current is electron current since electrons are the majority carriers. Thus in a p-n junction diode, the current enters as hole current and leaves as electron current # 2.21 LAW OF THE JUNCTION $\rho_{no}$ = Thermal Equilibrium Hole Concentration on p-vide ρ<sub>no</sub> – Thermal equilibrium hole concentration on a side $$\rho_{nn} = \rho_{nn} e^{V_n/V_0} \qquad ....(1)$$ where $V_{\rm O}$ is the Electrostatics Barrier Potential that exists on both sides of the junction. But the thermal equilibrium hole concentration on the $p{\sim}de$ $$p_{\mu\nu} = -p_{\mu}(0) e^{iV_{\mu} \cdot V_{\mu}V_{\nu}} \qquad ......(2)$$ where ŮÐ. $p_n(0) = \text{Hole concentration on } n\text{-side near the junction}$ V = Applied forward hias voltage This relationship is called Boltzman's Relationship Equating (1) and (2). $$\rho_{n}\left(0\right)|e^{(V_{n}+V)/V_{n}}|=\rho_{n_{0}}\times|e^{V_{n}+V_{n}}|$$ $$p_g(0) \equiv p_{ma} \times \left[e^{V_{max} - V_{max} - V_{max}}\right]^{V_{max}}$$ $$p_e(o) + p_{eo} \times e^{V/V_0}$$ Therefore, the total hole concentration in 'n' region at the junction varies with applied forward bias voltage V as given by the above expression. This is called the Law of the Junction. $$\begin{split} p_{\mu}(0) &= p_{\mu}(0) - p_{\mu 0} \\ &= p_{\mu 0} e^{V/V_{\tau}} + p_{\mu 0} \\ \hline p_{\mu}(0) &= p_{\mu 0} \left( e^{V/V_{\tau}} - 1 \right) \\ &= \dots \dots (2.32) \end{split}$$ # 2.22 DIODE CURRENT EQUATION The hole current in the n-side Ipn(x) is given as $$\begin{aligned} \textit{Ipn(x)} &= \frac{\mathsf{Ae} \times \mathsf{Dp}}{\mathsf{L_p}} \, \mathsf{p_n}(0) \, \, e^{-x + t}, \\ \mathsf{p_n}(0) &= \mathsf{p_{nn}} \Big( e^{\mathsf{V} / \mathsf{V_1}} + 1 \Big) \\ &= \frac{\mathsf{Ae} \times \mathsf{Dp}}{\mathsf{L_p}} \times \mathsf{p_{nn}} \Big( e^{\mathsf{V} / \mathsf{V_1}} + 1 \Big) \\ \mathsf{D_p} &= \frac{\mathsf{Diffusion coefficient of holes}}{\mathsf{D_n}} &= \mathsf{Diffusion coefficient of electrons} \\ \mathrel{\triangle} &= e^{-\mathsf{x} / \mathsf{L_p}} \, \text{ at } x = 0 \text{ is } 1. \end{aligned}$$ Similarly the electron current due to the diffusion of electrons from n-side to p-side is obtained from the above equation itself, by interchanging n and p $$Inp(0) = \frac{Ae \times Dn}{L_n} \times n_{pn} \left[ e^{V/V} - 1 \right]$$ The total diode current is the sum of Ipn (0) and Inp(0) or $$I = I_{o} \left( e^{\mathbf{v}/\mathbf{v}} - \mathbf{I} \right)$$ $$I_{o} = \frac{\mathbf{A} e \mathbf{D} p}{\mathbf{I}_{o}} \times \mathbf{p}_{no} + \frac{\mathbf{A} e \mathbf{D} n}{\mathbf{I}_{o}} \times \mathbf{n}_{po}$$ .... (2.33) where In this analysis we have neglected charge generation and recombination. Only the current that results as a result of the diffusion of the carriers owing to the applied voltage is considered. ### Reverse Saturation Current $$\mathbf{I} = \mathbf{I}_0 \times \left[ \mathbf{e}^{\mathbf{V}/\mathbf{V}} - \mathbf{I} \right]$$ This is the expression for current I when the diode is forward biased. If the diode is reverse biased, V is replaced by -V, $V_T$ value at room temperature is -26 mV. If the reverse bias voltage is very large, $\frac{v}{e^{\sqrt{1}}}$ is very small. So it can be neglected. $$f = I_0$$ $\mathbf{I}_0$ will have a small value and $\mathbf{I}_0$ is called the *Reverse Saturation Current* $$I_0 = \frac{AeD_p p_{no}}{L_p} + \frac{AcD_n n_{pn}}{L_n} \; . \label{eq:local_potential}$$ In n-type semiconductor, $$n_{\rm m} = N_{\rm D}$$ Hut $$p_n \times p_n = p_i^2 \qquad \therefore p_n = \frac{n_i^2}{N_D}$$ In p-type semiconductor. $$\rho_{\mathbf{p}} = N_{\mathbf{A}} \qquad \qquad \therefore \ n_{\mathbf{p}} = \frac{n_{\mathbf{L}}^2}{N_{\mathbf{A}}}.$$ Substituting those values in the expression for In- $$I_0 = Ae \left( \frac{D_p}{L_p N_D} + \frac{D_n}{L_n N_A} \right) \times n_i^2$$ where $$w_0^2 = A_0 T^3 e^{-E_G/KT}$$ $\mathbf{E}_{\mathbf{G}}$ is in electron volts = e.V $_{\mathbf{G}}$ , where $\mathbf{V}_{\mathbf{G}}$ is in Volts. $$p_{i}^{2} = A_{0} T^{3} e^{-\frac{E_{0}Q_{i}}{KT}}$$ $$E_{0} = V_{G} \cdot e^{-\frac{E_{0}Q_{i}}{E_{0}}}$$ $$\frac{KT}{e} = \text{Volt equivalent of Temperature } V_{T}.$$ But For Germanium, $D_p$ and $D_n$ decrease with temperature and $n_i^2$ increases with T. Therefore, temperature dependance of $I_0$ can be written as, $$I_a = K_a T^2 e^{-V_a/V_T}$$ For Germanium, the current due to thermal generation of carriers and recombination can be neglected. But for Silicon it cannot be neglected. So the expression for current is modified as $$I = I_n \left[ \frac{V}{e^{\eta V_{\overline{J}}}} - I \right]$$ where n = 2 for small currents and n = 1 forM large currents. # 2.23 VOLT-AMPERE CHARACTERISTICS OF A P-N JUNCTION DIODE The general expression for current in the p-n junction diode is given by $$I = I_0 \left[ e^{\frac{V}{\eta V_T}} - 1 \right].$$ $\eta$ = 1 for Germanium and 1 or 2 for Silicon. For Silicon, 1 will be less than that for Germanium. $V_{\rm cr}$ = 26 mV. If V is much targer than $V_{T^{\prime}}$ I can be neglected. So I increases exponentially with forward bias voltage V. In the case of reverse bias, if the reverse voltage $|V| \gg V$ , then $|e^{-V/V^2}|$ can be neglected and so reverse current is $H_0$ and remains constant independent of V. So the characteristics are as shown in Fig. 2.22 and not like theoretical characteristics. The difference is that the practical characteristics are plotted at different scales. If plotted to the same scale, (reverse and forward) they may be similar to the theoretical curves. Another point is, in deriving the equations the breakdown mechanism is not considered. As V increases Avalanche multiplication sets in. So the actual current is more than the theoretical current. Fig 2.22 V-I Characteristics of p-n junction diode. # CET IN VOLTAGE V, In the case of Silicon and Germanium, dindes there is a *Cut In* or *Threshold* or *Off Set* or *Break Point Voltage*, below which the current is negligible. It's magnitude is 0.2V for Germanium and 0.6V for Silicon (Fig. 2.23). Fig 2.23 Forward characteristics of a diode. #### 2.23.1 DIODE RESISTANCE The static resistance (R) of a diode is defined as the ratio of $\frac{V}{I}$ of the diode. Static resistance varies widely with V and I. The dynamic resistance or incremental resistance is defined as the reciprocal of the slope of the Volt-Ampère Characteristic $\frac{dV}{dt}$ . This is also not a constant but depends upon V and I. # 2.24 TEMPERATURE DEPENDANCE OF P-N JUNCTION DIODE CHARACTERISTICS The expression for reverse saturation current $l_{\alpha}$ $$\begin{split} I_0 &= A_0 \left( \frac{D_p}{L_p N_D} + \frac{D_{n_1, \dots}}{L_n, N_A} \right) \times \mathbf{n}_i^2 \\ \mathbf{n}_i^2 & \propto T^3 \\ \mathbf{n}_i^2 &= A_0 T^3 \, e^{-\Gamma_i C \delta^{ijk} T} \end{split}$$ $$\begin{array}{ccc} D_{p} \text{ decreases with temperature.} \\ & I_{n} \text{ or } T^{2} \\ \text{or } & I_{n} \in KT^{n} \text{ e}^{-VGW\eta V T} \end{array}$$ where $V_G$ is the energy gap in volts. ( $E_G$ in eV) For Germanium. $$\eta = 1$$ , $m = 2$ For Silicon. $\eta = 2$ , $m = 5$ $l_n = \mathbf{K} \mathbf{T}^m e^{-V} \mathbf{G} \mathbf{S}^m \mathbf{Y} \mathbf{T}$ Taking In. ( Natural Logarithms ) on both sides, $$\ln I_0 = \ln(|K|) + m \times \ln(T) \left| \frac{-V_{G_0}}{\eta V_T} \right|$$ Differentiating with respect to Temperature, $$\begin{split} &\frac{1}{l_0} \times \frac{dl_0}{dT} &= 0 + \frac{m}{T} - \left( -\frac{V_{00}}{\eta V_T} \times \frac{1}{T} \right) \\ &\frac{1}{l_0} \times \frac{dl_0}{dT} &= -\frac{m}{T} + \frac{V_{00}}{r_0 T V_T} \end{split}$$ $\frac{\cdots}{T}$ value is negligible 7 $$\therefore \qquad \frac{1}{|I_0|} \times \frac{dI_0}{dT} = \frac{|V_{G0}|}{|\eta T V_1|}$$ Experimentally it is found that reverse saturation current increases $\approx 7\% \ / \, ^{\circ}\text{C}$ for both Silicon and Germanium or for every 10°C rise in temperature, la gets doubled. The reverse saturation current increases if expanded during the increasing portion. Fig 2.24 Reverse characteristics of a p-n junction diode. Reverse Saturation Current increases 7% /°C rise in temperature for both Silicon and Germanium. For a rise of 1°C in temperature, the new value of $I_0$ is, $$\mathbf{I}_{0} = \left(1 + \frac{7}{100}\right) \mathbf{I}_{0}$$ $$= 1.07 \mathbf{I}_{0}.$$ For another degree rise in temperature, the increase is 7% of (1.07 l<sub>0</sub>). Therefore for 10 °C rise in temperature, the increase is $(1.07)^{19} - 2$ . Thus for every 10 °C rise in temp $I_{\rm n}$ for Silicon and Germanium gets doubled. # 2.25 SPACE CHARGE OR TRANSITION CAPACITANCE $C_{\pi}$ When a reverse hias is applied to a *p-n junction* diode, electrons from the *p-side* will move to the *n-side* and vice versa. When electrons cross the junction into the *n-region*, and hole away from the junction, negative charge is developed on the *p-side* and similarly positive charge on the *n-side*. Before reverse hias is applied, because of concentration gradient, there is some space charge region. Its thickness increases with reverse hias. So space charge Q increases as reverse hias voltage increases. But $$C = \frac{Q}{V}$$ Therefore, Incremental Capacitance. $$C_T = \left| \frac{dQ}{dV} \right|$$ where $|dQ\rangle$ is the magnitude of charge increase due to voltage dV. It is to be noted that there is negative charge on the *p-side* and positive charge on *n-side*. But we must consider only its magnitude. $$Current i = \frac{dQ}{dt}$$ Therefore, if the voltage dV is changing in time dt, then a current will result, given by $$1 = C_{\mathsf{T}} \times \frac{\mathsf{d} \mathsf{V}}{\mathsf{d} \mathsf{t}}$$ This current exists for A.C. unly. For D.C. Voltage is not changing with time. For D.C. capacitance is open circuit. The knowledge of $C_T$ is important in considering diode as a circuit element. $C_T$ is called transition region capacitance or space charge capacitance or burrier capacitance, or depletion region capacitance. This capacitance is not constant but depends upon the reverse bias voltage V. If the diode is forward biased, since space charge $\approx 0$ ,(this doesn't exist). It will be negligible. $C_T$ is of the order of 50 pf etc. # ALLOY JUNCTION Indiam is trivalent. If this is placed against *n*-type Germanium, and heated to a high temperature, indiam diffuses into the Germanium crystal, a pn junction will be formed and for such a junction there will be abrupt change from acceptor ions on one side to donor ions on the other side. Such a junction is called *Altoy Junction* or *Diffusion Junction*. In the figure, the acceptor ion concentration $N_A$ and donor atom concentration, $N_D$ is shown in Fig. 2.25. There is sudden change in concentration levels. To satisfy the condition of charge neutrality, $$\mathbf{e} \times \mathbf{N}_{\mathbf{A}} \times \mathbf{W}_{\mathbf{P}} = \mathbf{e} \times \mathbf{N}_{\mathbf{D}} \times \mathbf{W}_{\mathbf{n}}$$ Fig 2.25 Abrupt p-n Junction. If $N_A << N_D$ , then $W_p >> W_B$ . In practice the width of the region, $W_n$ will be very small. So it can be neglected. So we can assume that the entire barrier potential appears across the *p-region* just near the junction. Poisson's Equation gives the relation between the charge density and potential. It is $$\frac{d^2V}{dx^2} = \frac{eN_A}{\epsilon}$$ where ∈ is the permittivity of the semiconductor $$\frac{dV}{dx} = \frac{eN_A}{e} x$$ $$V = \frac{e.N_A}{\pi} \times \frac{x^2}{2}$$ At $x = w_{p_1} V = V_{p_2}$ the barrier potential. $W_{p_2} = W$ . $$V_{\rm B} = \frac{{\rm c.N_A}}{2\,{\rm e}} \times \overline{W^2}$$ ...... (2.34) The value of W depends upon the applied reverse bias V. If $V_0$ is the contact potential, $V_0 = V_0 + V$ where V is the reverse bias voltage with negative sign. So as V increases, W also increases and V<sub>B</sub> increases $$W \propto \sqrt{V_B}$$ If A is the area of the junction, the charge in the width W is $$\mathbf{Q} = \mathbf{e} \times \mathbf{N}_{\mathbf{A}} \times \mathbf{W} \times \mathbf{A}$$ where $$W \times A = Volume$$ $e \times N_A$ = Total charge density $$C_T = \left| \frac{dQ}{dV} \right| = e \times N_A \times A \times \frac{dW}{dV}$$ $$Q = \sqrt{e \times N_A} \sqrt{2 e^2 V_B \times A}$$ But $$V_{\rm H} = \frac{e N_A}{2 e} \times W^2$$ ONT $$\mathbf{W} = \sqrt{\frac{2 \in \mathbf{V_B}}{c \times \mathbf{N_A}}}$$ $$\frac{dW}{dV} = \% \sqrt{\frac{2 \epsilon}{e \times N_A}} V_B^{-1}$$ $$\int \widetilde{V_0} = W \sqrt{\frac{e \times N_A}{2e}}$$ $$\frac{dW}{dV} = V_2 \sqrt{\frac{2}{e \times N_A}} \times \frac{\sqrt{2}e}{\sqrt{e \times N_A \times W}}$$ $$= \frac{e}{e \times N_A} \times \frac{1}{W}$$ $$= \frac{e}{e \times N_A \times W}$$ $$C_T = \frac{e \times A}{W}$$ ......(2.35) This expression is similar to that of the Parallel Plate Capacitor. # 2.26 DIFFUSION CAPACITANCE, C<sub>D</sub> # DERIVATION FOR $C_{\mathbf{p}}$ Assume that, the *p-side* is heavily doped compared to *n-side*. When the diode is forward biased, the holes that are injected into the *n-side* are much larger than the electrons injected into the *p-side*. So we can say that the total diode current is mainly due to holes only. So the excess charge due to minority carriers will exist only on *n-side*. The total charge Q is equal to the area under the curve multiplied by the charge of electrons and the cross sectional area A of the diode. $P_n(0)$ is the Concentration of holes/cm<sup>3</sup>. Area is in cm<sup>2</sup>, x in cm, Fig 2.26 Carrier concentration variation. $$Q = \int_{0}^{\infty} AeP_{n}(0)e^{-\pi/Lp} dx$$ $$= AeP_{n}(0) \int_{0}^{\infty} e^{-x/Lp} dx$$ $$Q = AeP_{n}(0) [-Lp [0-1]]$$ $$= AeL_{n}p_{n}(0)$$ $$C_{D} = \frac{dQ}{dx} = AeL_{p} \times \frac{dp_{n}(0)}{dx}$$ .....(1) We know that $$\begin{aligned} & \text{lpn}(|x|) = -\frac{e \times A \times Dp \times p_n(0) \times e^{-x^{1}Lp}}{Lp} \\ & \text{lpn}(0) = -\frac{AeD_p p_p(0)}{L_p} \\ & p_e(0) = -\frac{L_p \times 1 / AeD_p}{dp_n(0)} \\ & \frac{dp_n(0)}{dx} = -\frac{L_p}{AeD_n} \times \frac{dt}{dy} \end{aligned}$$ Û۲ $$= \frac{L_p}{AcD_n} \times g \qquad .....(2)$$ where g is the conductance of the diode. Substitute equation (2) in (1) $$\triangle = C_D = Ae \times L_p \times \left(\frac{L_p}{AeD_p}\right) \times g$$ $$= \frac{L_p^2}{D_p} \times g$$ The lifetime for holes $\tau_p = \tau$ is given by the eq. $$\tau = \frac{L_p^2}{D_p}$$ where $D_p = Diffusion coefficient for holes.$ $L_{o} = Diffusion$ length for holes. $$D_{\mathbf{p}} = c \mathbf{m}^2 / sec$$ $$C_{\mathbf{D}} = \mathbf{r} \times \mathbf{g},$$ .....(3) Hut diode resistance where $$T \simeq \frac{\eta_{1}V_{T}}{l}$$ $$\eta = 1 \text{ for Germanium}$$ $$\eta = 2 \text{ for Silicon}$$ $$g = \frac{l}{\eta_{1}V_{T}}$$ $C_D = \frac{1.7}{0.V_T}$ $C_{\rm D}$ is proportional to 1. In the above analysis we have assumed that the current is due to holes only. So it can be represented as $C_{\rm DP}$ . If the current due to electron is also to be considered then we get corresponding value of $C_{\rm Dn}$ . The total diffusion capacitance = $C_{\rm DP}$ + $C_{\rm Dn}$ . Its value will be around 20 $\mu F$ . $$C_D = \tau \times g$$ or $r \times C_D = \tau$ $r \times C_D$ is called the time constant of the given diode. It is of importance in circuit applications, its value ranges from nano-sees to hundreds of micro-seconds. Charge control description of a diode: $$\begin{aligned} Q &= A \times a \times L_p \times p_n(\theta) \\ I &= \frac{AeD_p p_n(\theta)}{L_p} \\ & ... & \frac{Q}{L_p} &= A \times a \times p_n(\theta) \\ I &= Q \times D_p / L_p^{-2} \\ But & I_p^{-2} / Op = \tau \\ & ... & I &= \frac{Q}{\tau} \end{aligned}$$ #### 2.27 DIODE SWITCHING TIMES When the bias of a diode is changed from forward to reverse or viceversa, the current takes definite time to reach a steady state value. # 2.27.1 FORWARD RECOVERY TIME ( $T_{ext}$ ) Suppose a voltage of SV is being applied to the diode. Time taken by the diode to reach from 10% to the 90% of the applied voltage is called as the forward recovery time $t_{ii}$ . But usually this is very small and so is not of much importance. This is shown in Fig. 2.26. # 2.27.2 DIODE REVERSE RECOVERY TIME (t,,) When a diode is forward biased, holes are injected into the 'n' side. The variation of concentration of holes and electrons on *n-side* and *p-side* is as shown in Fig. 2.27. $P_{nn}$ is the thermal equilibrium concentration of holes on *n-side*. $P_n$ is the total concentration of holes on 'n'-side. Fig 2.27 Rise time. Fig 2.28 Carrier concentration in reverse blas. # 2.27.3 STORAGE AND TRANSITION TIMES Suppose the input given to the circuit is as shown in Fig. 2.29 (i). During $\theta = t_1$ , the diode is forward biased. Forward resistance of the diode is small compared to $R_1$ . Since all the voltage drop is across $R_1$ itself, the voltage drop across the diode is small. $$: I_F = \frac{V_F}{R_T}$$ This is shown in Fig 2.29 (ii) and voltage across the diode in Fig 2.29 (iii) up to $t_1$ . Now when the forward voltage is suddenly reversed, at $t=t_1$ , because of the Reverse Recovery Time, the diode current will not fall suddenly. Instead, it reverses its direction and $\approx \frac{V_R}{R_L}$ ( $R_L$ is small compared to reverse resistance of the diode). At t = $t_2$ , the equilibrium level of the careier density at the junction takes place. So the voltage across the diode falls slightly but not reverses and increases to $V_R$ after time $t_3$ . The current also decreases and reaches a value $\tau$ reverse saturation current $I_0$ . The interval time $(t_1 + t_2)$ for the stored minority charge to become zero is called *Storage Time* $t_1$ . The time $(t_2 + t_3)$ when the diode has normally recovered and the reverse current reaches $t_0$ value is called *Transition Time* $t_1$ . These values range from few milti-seconds to a few micro-seconds. Fig 2.29 Storage and Transition times. # Problem 2.31 - (a) For what voltage will the reverse current in p-n junction Germanium diode reach 90% of its saturation value at room temperature? - (b) If the reverse saturation current is $10 \,\mu\text{A}$ , calculate the forward currents for a voltage of 0.2, and 0.3V respectively. # Solution (a) $$V_T = \frac{T}{11.606} = 0.026V$$ at room temperature. Or it is $26 \text{mV}$ . $V_{\tau}$ is volt equivalent of temperature. T is in ${}^{\circ}K$ . $$V_{T} = \frac{KT}{5}$$ It is the Thermal Energy expressed in equivalent electrical units of Volts $$1 - I_0 \left(e^{\frac{V}{\eta \, V_T}} - 1\right)$$ $\eta = 1$ , for Germanium Diode. $$0.9 I_0 = I_0 \left( e^{\frac{V}{0.026}} - 1 \right)$$ or $$V = 0.017V$$ (b) For $V = 0.2$ , $I = 10 \left( e^{200/726} - 1 \right) = 21.85 \text{ m/A}$ $$0.2V = 200 \text{m/V}$$ For $V = 0.3$ , $I = 10 \left( e^{13.52} - 1 \right) = 1.01 \text{A}$ #### Problem 2.32 Find the value of (i) D.C resistance and a.c resistance of a Germanium junction diode, if the temperature is 25°C and $I_0 = 20\mu A$ with an applied voltage of 0.1V ### Solution $$I = I_{0} \left(e^{\frac{V}{V_{T}}} - 1\right)$$ $$T = 273 + 25 - 298^{\circ}K$$ For Germanium, $\eta = 1$ $$V_{T} = \frac{T}{11.600} = \frac{\left(273 + 25\right)}{11.600} = 0.026V$$ $$I = 20 \times 10^{-6} \left(e^{\frac{0.1}{V_{T}}} - 3\right) = 0.916 \text{ mA}$$ $$r_{DC} = \frac{V}{3} = \frac{0.1}{0.196 \times 10^{-3}} = 109.2\Omega$$ $$r_{AC} = \frac{dV}{di} = \frac{\Delta V}{\Delta I} = ?$$ $$\mathbf{r}_{AC} = \frac{1}{\mathbf{g}_{ac}} = \frac{dl}{dv}$$ $$\frac{\mathbf{I}_{dl} \left(e^{\frac{V}{V_T}}\right)}{\left(\frac{V}{V_T}\right)}$$ $$\mathbf{r}_{AC} = 26.3\Omega$$ $$= \frac{1}{200} = =$$ #### Problem 2.33 Find the width of the depletion layer in a germanium junction diode which has the following specifications Area A = 0.001 cm<sup>2</sup>, $\sigma_n$ = 1 mbos / cm, $\sigma_p$ = 100 mbos / cm, $\mu_n$ = 3800 cm<sup>2</sup>/sec $\mu_p$ = 1800 cm<sup>2</sup>/sec. # Solution Permitivity of Germanium. $$\epsilon = 16 \times 8.85 \times 10^{-14} \text{ F/cm}$$ $n_1^2 = 6.25 \times 10^{26}$ $T = 300^{\circ}\text{K}$ . Applied reverse bias voltage = 1 V. $$\mathbf{W} = \sqrt{\frac{2 \in \mathcal{N}_{\mathbf{R}}}{\mathbf{c.N_{A}}}}$$ In this formula, in the denominators, $N_A$ is used since in the expression we have assumed that p-side of the p-n junction is heavily doped. If p-side is heavily doped, it would be $N_D$ . $V_B$ = Total barrier potential = Applied reverse bias voltage + the contact difference of potential ( $V_a$ ). $$V_R = V_R + V$$ So first V<sub>n</sub> should be calculated. $$\begin{split} V_0 &= \text{KT Im} \cdot \frac{n_n \cdot p_p}{n_n^2} \\ \text{KT} &= 0.026 \text{ eV} \\ N_D &= n_n = \frac{\sigma_D}{e\mu_n} = \frac{1}{1.6 \times 10^{-19} \times 3800} = 1.64 \times 10^{15}/\text{cm}^3 \\ N_A &= p_p = \frac{\sigma_p}{e\mu_p} = \frac{100}{1.6 \times 10^{-19} \times 1800} = 3.5 \times 10^{17}/\text{cm}^3 \\ V_0 &= 0.026 \text{ Im} \cdot \frac{3.5 \times 10^{17} \times 1.64 \times 10^{15}}{6.25 \times 10^{26}} = 0.357V \\ W &= -\sqrt{\frac{2 \times 16 \times 8.85 \times 10^{-14} \times (0.35 + 1)}{1.6 \times 10^{-19} \times 3.5 \times 10^{17}}} = 0.083 \times 10^{-4} \text{cm} \end{split}$$ ### Problem 2.34 Calculate the dynamic forward and reverse resistance of a p-n junction diode, when the applied voltage is 0.25V for Germanium Diode, $I_n = I \mu A$ and $T = 300^{\circ} K$ . ### Solution $$\begin{aligned} &I_{0} - I \mu A \\ &T = 300^{\circ} K \\ &V_{f} = 0.25 V \\ &V_{r} = 0.25 V \\ &1 - I_{0} \Big( e^{Y_{h_{r}}} - I \Big) \end{aligned}$$ For Germanium, # Dynamic Forward Resistance : V is positive $$\frac{1}{t_{f}} = \frac{dI}{dV} = \frac{I_{2}}{V_{T}} e^{\frac{V}{V_{T}}} = 0$$ $$= \frac{1 \times 10^{-6}}{0.026} \cdot e^{\frac{0.25}{0.006}}$$ $$\frac{1}{t_{f}} = 0.578 \text{ mhos}$$ $$t_{f} = 1.734 \Omega$$ # Dynamic Reverse Resistance : $$I = I_0 \left( e^{\frac{-V}{V_1}} - t \right)$$ $$\frac{1}{r_r} = \frac{dl}{dV} = \frac{I_0}{V_T} \cdot e^{\frac{-V}{V_T}}$$ $$= \frac{1 \times 10^{-6}}{0.026} \cdot e^{\frac{1125}{0.026}}$$ $$\frac{1}{r_r} = 2.57 \times 10^{-9} \text{ mhos}$$ $$r_r = \frac{1}{2.57 \times 10^{-9}} = 389.7 \text{ M}\Omega$$ In practice r, is much smaller due to surface leakage current. # 2.28 BREAK DOWN MECHANISM There are three types of breakdown mechanisms in semiconductor devices. 1. Avalanche Breakdown 2. Zener Breakdown 3. Thermal Breakdown ### 2.28.1 AVALANCHE BREAKDOWN When there is no bias applied to the diode, there are certain number of thermally generated carriers. When bias is applied, electrons and holes acquire sufficient energy from the applied potential to produce new carriers by removing valence electrons from their bands. These thermally generated carriers acquire additional energy from the applied bias. They strike the lattice and impart some energy to the valence electrons. So the valence electrons will break away from their parent atom and become free carriers. These newly generated additional carriers acquire more energy from the potential (since bias is applied). So they again strike the lattice and create more number of free electrons and holes. This process goes on as long as bias is increased and the number of free carriers gets multiplied. This is known as avalanche multiplication. Since the number of carriers is large, the current flowing through the diode which is proportional to free carriers also increases and when this current is large, avalanche breakdown will occur. #### 2.28.2 ZENER BREAKDOWN Now if the electric field is very strong to disrupt or break the covalent bonds, there will be sudden increase in the number of free carriers and hence large current and consequent breakdown. Even if thermally generated carriers do not have sufficient energy to break the covalent bonds, the electric field is very high, then covalent bonds are directly broken. This is **Zener Breakdown**. A junction having narrow depletion layer and hence high field intensity will have zener breakdown effect. ( $\geq 10^{\circ} \text{ V/m}$ ). If the doping concentration is high, the depletion region is narrow and will have high field intensity, to cause Zener breakdown #### 2.28.3 THERMAL BREAKDOWN If a diode is biased and the bias voltage is well within the breakdown voltage at room temperature, there will be certain amount of current which is less than the breakdown current. Now keeping the bias voltage as it is, if the temperature is increased, due to the thermal energy, more number of carriers will be produced and finally breakdown will occur. This is **Thermal Breakdown** In zener breakdown, the covalent honds are ruptured. But the covalent bonds of all the atoms will not be ruptured. Only those atoms, which have weak covalent bonds such as an atom at the surface which is not surrounded on all sides by atoms will be broken. But if the field strength is not greater than the critical field, when the applied voltage is removed, normal covalent bond structure will be more or less restored. This is Avalanche Breakdown. But if the field strength is very high, so that the covalent bonds of all the atoms are broken, then normal structure will not be achieved, and there will be large number of free electrons. This is Zener Breakdown. In Avalanche Breakdown, only the excess electron, loosely bound to the parent atom will become free electron because of the transfer of energy from the electrons possessing higher energy. # 2.29 ZENER DIODE This is a p-n junction device, in which zener breakdown mechanism dominates. Zener diode is always used in Reverse Bias. Its constructional features are: - Doping concetration is heavy on p and n regions of the diode, compared to normal p-n junction diode. - Due to heavy doping, depletion region width is narrow. 3. Due to narrow depletion region width, electric field intensity $E = \frac{V}{d}$ $= \frac{V_2}{W}$ will be high, near the junction, of the order of $10^6 V/m$ . So Zener Breakdown mechanism occurs. In normal *p-n junction* diode, avalanche breakdown occurs if the applied voltage is very high. The reverse characteristic of a p-n junction diode is shown in Fig. 2.29. When the Zener diode is reverse biased, the current flowing is only the reverse saturation current $I_o$ which is constant like in a reverse biased diode. At $V = V_Z$ , due to high electric field $\left(\frac{V_z}{W}\right)$ . Zener breakdown occurs. Covalent bonds are broken and suddenly the number of free electrons increases. So $I_z$ increases sharply and $V_z$ remains constant, since $I_z$ increases through Zener resistance $R_z$ decreases. So the product $V_z = R_z$ , $I_z$ almost remains constant. If the input voltage is decreased, the Zener diode regains its original structure. (But if $V_z$ is increased much beyond $V_z$ , electrical breakdown of the device will occur. The device looses its semiconducting properties and may become a short circuit or open circuit. This is what is meant by device breakdown.) # Applications - 1. In Voltage Regulator Circuits - 2. In Clipping and Clamping Circuits - 3. In Wave Shaping Circuits. Fig 2.29 Reverse characteristic of a Zener diode. ## 2.30 THE TUNNEL DIQUE In an ordinary p-n junction diode the doping concentration of impurity atoms is 1 in $10^8$ . With this doping, the depletion layer width, which constitutes barrier potential is $5\mu V$ . If the concentration of the impurity atoms is increased to say 1 in $10^3$ (This corresponds to impurity density of $\approx 10^{19}/m^3$ ), the characteristics of the diode will completely change. Such a diode is called *Tunnel Diode*. This was found by *Esaki* in 1958. #### 2.30.1 TUNNELING PRENOMENON # Barrier Potential $V_B$ : $$V_B = \frac{e.N_A}{2\epsilon} \cdot W^2$$ or $$W = \sqrt{\frac{2 \epsilon N_B}{\epsilon N_A}}.$$ where W = Width of Depletion Region in $\mu$ N<sub>A</sub> = Impurity Concentration N<sub>O</sub>/m<sup>3</sup>. So, the width of the junction barrier varies inversely as the square root of impurity concentration. Therefore as $N_{\rm A}$ increases W decreases. Therefore, in tunnel diodes, by increasing N<sub>A</sub>. We can be reduced from 5µ to 0.01µ. According to classical mechanics, a particle must possess the potential which is at least equal to, or greater than, the barrier potential, to move from one side to the other. When the barrier width is so thin as 0.01µ, according to Schrodinge equation, there is much probability that an electron will penetrate when a forward bias is applied to the diode, so that potential barrier decreases below E<sub>0</sub>. The *n-side* levels must shift upward with respect to those on the *p-side*. So there are occupied states in the conduction band of the n material, which are at the same energy level as allowed empty states in the valence band of the *p-side*. Hence electrons will tunnel from the *n-side* to the *p-side* giving rise to forward current. As the forward bias is increased further, the number of electrons on *n-side* which occupy the same energy level as that vacunt energy state existing on *p-side*, also increases. So more number of electrons tunnel through the barrier to empty states on the left side giving rise to peak current 1<sub>p</sub>. If still more forward bias is applied, the energy level of the electrons on the *n-side* increases, but the empty states existing on the *p-side*, reduces. So the tunneling current decreases. In addition to the *Quantum Mechanical Tunneling Current*, there is regular *p-n junction* injection current also. The magnitude of this current is considerable only beyond a certain value of forward bias voltage. Therefore, the current again starts beyond $V_{\psi}$ . The graph is shown in Fig. 2,30. Fig 2.30 V - I Characteristics of a Tunnel diode. I. = Peak current I<sub>o</sub> = Valley current V<sub>F</sub>= Peak forward voltage $V_m \approx 50 \, mV$ # 2.30.2 CHARACTERISTICS OF A TUNNEL DIODE For small forward voltage (ie., $V_p \approx 50 mV$ for Ge), forward resistance is small $\approx 5\Omega$ and so current is large. At the *Peak Current* $I_p$ , corresponding to voltage $V_p$ , $\frac{df}{dV}$ is zero. If V is beyond $V_p$ , the current decreases. So the diode exhibits *Negative Resistance Characteristics* between $I_p$ and $I_p$ called the *Valley Current*. The voltage at which the forward current again equals $I_V$ is called as *peak* forward voltage $V_V$ . Beyond this voltage, the current increases rapidly. The symbol for tunnel diode is shown in Fig. 2.31(a). Typical values of a tunnel diode are : $$\begin{split} \mathbf{V}_{\mathbf{p}} &= 50 \text{ mV}, & \mathbf{V}_{\mathbf{V}} &= 350 \text{ mV}, \\ \mathbf{V}_{\mathbf{p}} &= 0.5 \text{ V}, & \frac{\mathbf{I}_{\mathbf{p}}}{\mathbf{I}_{\mathbf{V}}} &= 8 \\ \mathbf{I}_{\mathbf{p}} &= 10 \text{ mA}, & \text{Negative resistance } \mathbf{R}_{\mathbf{p}} &= -30 \Omega. \end{split}$$ Series Ohmic resistance $R_g = 1\Omega$ . The series inductance $L_g$ depends upon the lead length and the geometry of the diode package. $L_g \approx 5$ nH. Junction capacitance C = 20 pF. Its circuit equivalent is shown in Fig. 2.31(b). Fig~2.3I~(~a~) Symbol of Tunnel Diode -(~b~) Equivalent Circuit # Advantages : - Low Cost - 2. Law Noise - 3. Simplicity - High Speed - Low Input Power. - Environmental luminumity. # Disadvantages : - Low output voltage swings, even for small voltage, while the current goes to large values. So the swing is limited. - Circuit design difficulty, since it is a two terminal device and there is no isolation between input and output. # Applications : - As a high frequency oscillator (GHz). - As a fast switching device. Switching time is in nano-seconds. Since tunneling is a quantum mechanical phenomenon, there is no time lag between the application of voltage and consequent current variation. So it can be used for high frequencies. If the barrier width is $\approx 3 \text{A}^\circ$ , the probability that electrons will tunnel through the barrier is large. The harrier width will be $\approx 3 \text{A}^\circ$ , when impurity doping concentration is $\geq 10^{19}/\text{cm}^3$ . If width $\approx 0.01 \mu$ electrons will tunnel without the application of field. But if width $\approx 3 \text{A}^\circ$ , very small applied voltage is sufficient for the efectron to tunnel. The two conditions to be satisfied for tunneling phenomenon to take place are: # Necessary Condition: The effective depletion region width near the junction must be small, of the order of 3A° by heavy doping. # Sufficient Condition : There must be equivalent empty energy states on the p-side corresponding to energy levels of electrons on the n-side, for these electrons to tunnel from n-side to p-side. When the tunnel diode is reverse biased, there will be some empty states on *n-side* corresponding to filled states on the *p-side*. So electrons will tunnel through the barrier from the p-side to n side [ since when the diode is reverse biased the energy levels on n side will decrease]. As bias voltage is increased the number of electrons tunneling will increase, so forward current increases. When the diode is forward biased, electrons from *n-side* will increase, and tunnel through the barrier to *p-side*. This is called quantum mechanical current. Apart from this, normal p-n diode current will also be there. Beyond valley voltage $V_{\rm vo}$ , it is normal diode forward current. ### 2.31 VARACTOR DIODE Barrier of transition capacitance $C_T$ varies with the value of reverse bias voltage. The larger the reverse voltage, the larger the W. $$C_T = \frac{e \times A}{W}$$ So $C_T$ of a p-n junction diode varies with the applied reverse hiss voltage. Diodes made especially for that particular property of variable capacitance with bias are called *Varactors*, *Varicaps* or *Voltacaps*. These are used in LC Oscillator Circuits. The Symbol is shown in Fig. 2.33 Varactor diodes are used in high frequency circuits. In the case of abrupt junction, But $$C = \frac{e A}{W}$$ $$O(V)^{6}$$ $$O(V)^{7/6}$$ $$Fig. 2.33 Varactor Diode$$ In the case of linearly graded junction. The variation of impurity atom concentration with $\omega$ for different types of junctions is shown in Fig. 2.34. Fig 2.34 Impurity concentration variation in the junction region. But 'C' can be made proportional to V' by changing the doping profile. Such a junction is called *Hyper Abrupt Junction*. This junction can be obtained by *Epitoxial Process*. Therefore, C changes rapidly with voltage. Varactors are used in Reverse Bias condition, since $C_{\tau}$ proportional to V and $C_{D} = \tau \times g$ . No direct relation with V. So Varactors are used in Reverse Bias condition. Capacitance, $$C = \frac{\epsilon}{W} \frac{\Lambda}{W}$$ As the reverse bias voltage increases, width of the depletion region increases. So W increases $C \propto \frac{1}{W}$ . Hence C decreases -C is maximum under no reverse bias condition, since W is minimum C is minimum under maximum reverse bias, since W is quaximum Figure of merit $$=\frac{C_{Max}}{C_{Min}}$$ The second Fig 2.35 Equivalent circuit of Varactor diade Lead inductance. R<sub>2</sub>: Series resistance of the diode due to the semiconductor material C: Junction Capacitance R<sub>E</sub>: Leakage resistance of the diode since the capacitor can not be ideal one with out any leakage. ### Problem 2.35 04 For a Zener Diode, the breakdown voltage $V_z = E_z^2/2eNA$ . Prove that, the breakdown voltage for a Ge diode is $51/\sigma_p$ if $E_z = 2 \times 10^7 \text{v/m}$ where $\sigma_p = \text{conductivity of the p material is}$ ( $\Omega$ -cm)<sup>-1</sup>. Assume $N_A \le N_D$ . If p material is intrinsic, calculate $V_z$ Solution Substituting for $e \times N_A$ in equation (1) $$\begin{split} \mathbf{V}_z &= \frac{\mathbf{c} \cdot \mathbf{E} \mu_p}{2\sigma_p} \\ &\in = \frac{16}{36\pi \times 10^9} \, \text{F/m} \\ \mathbf{V}_z &= \frac{16}{36\pi \times 10^9} \times 1800 \times \frac{4 \times 10^{14}}{2} \times 10^{-6} \times \frac{1}{\sigma_p} \\ &= \frac{51}{\sigma_p} \quad \text{where } \sigma_p \text{ is in } (\Omega \text{-cm})^{-1}. \end{split}$$ For intrusic Germanium, $\sigma_{\rm e} = \frac{1}{45}$ . $$V_z = 51 \times 45 = 2300 \text{V}$$ ### Problem 2.36 The transition capacitance of an abrupt junction diode is 20 pF, at 5V. Compute the value of decrease in capacitance for a 1.0 volt increase in the bias. Solution $$C_{T} \propto \frac{1}{\sqrt{V}} : C_{T} = 20 \text{ pF, when V} = 5V$$ $$\therefore \qquad 20 = \frac{k}{\sqrt{5}} : k \text{ is a constant}$$ $$\therefore \qquad k = 20 \sqrt{5}$$ when $V = 6V$ , $C_{T} = ?$ $$\therefore \qquad C_{1} = \frac{20\sqrt{5}}{\sqrt{4}} = 18.25 \text{ pF}$$ Therefore, decrease in the value of capacitance is 20 - 18.25 = 1.75 pF. # Problem 2.37 - (a) The Zener Diode regulates at 50V over a range of diode current from 5 mA to 40 mA. Supply voltage V = 200V. Calculate the value of R to allow voltage regulation from a load current l<sub>1</sub> = 0 upto l<sub>max</sub>; the maximum possible value of l<sub>1</sub>. What is I<sub>max</sub>? (Fig. 2.36) - (b) If R is set as in part (a) and I<sub>1</sub> = 25mA, what are the limits between which V may vary without loss of regulation in the circuit? Fig 2.36 For Problem 2.37 # Solution. (a) If $$I_L = 0$$ , $R = \frac{200 - 50}{40 \times 10^{-1}} = 3750 \Omega$ $I_{max}$ occurs when $I_{H}=5mA$ $\therefore$ $I_{max}=(40mA+5mA_{c})+35~mA_{c}$ (b) For $$V_{min} = (40 \text{mA} - 5 \text{mA}) - 35 \text{ n}$$ $I_1 + I_0 = 25 + 5 = 30 \text{ mA}$ $V_{min} = 50 + (30 \times 10^{-3}) (3750)$ For $$V_{max}$$ $$I_c + I_D = 25 + 40 + 65 \text{ mA}$$ $$V_{max} = 50 + (65 \times 10^{-3}) (3750) = 293.8V$$ 38 # Problem 2.38 A resistor R is placed parallel to a Ge tunnel diode. The tunnel diode has $$\frac{\left| \frac{di_d}{dv} \right|_{max}}{\left| \frac{dv}{dv} \right|_{max}} = \frac{1}{10} \Omega.$$ Find the value of R so that the combination does not exhibit negative resistance region in its volt ampere characteristic ### Solution The combination is called as tunnel resistor. If the V-I characteristics were to exhibit no negative resistance region, the slop of the curve Fig 2.37 For Problem 2.38. $$\frac{1}{|R|} > \frac{di_D}{dv}$$ But it is given that $\left| \frac{di_D}{dv} \right|_{max} = \frac{1}{10}$ mhos Therefore, R should be as least 10 $\Omega$ , so that there is no negative resistance region in the characteristic. # Problem 2.39 The Zener Diode can be used to prevent overloading of sensitive meter movements without affecting meter linearity. The circuit shown in Fig. 2.38 represents a D C volt meter which reads 20V full scale. The meter resistance is 560 $\Omega$ and R<sub>1</sub> + R<sub>2</sub> = 99.5k $\Omega$ . If the diode is a 16V Zener, find R<sub>1</sub> and R<sub>2</sub> so that when V<sub>1</sub> > 20V, the Zener Diode canducts and the overload current is shunted away from the mater. # Solution When V<sub>i</sub> = 20V, the Zener should not conduct. ∴ $$20V = (R_{1.4} R_{2.4} R_{m}) \times 1 - (99.5 \pm 0.56) \times 10^{3} \times 1$$ ∴ $I \approx \frac{20V}{100 KΩ} = 200 \, \mu A \text{ on full scale.}$ When $V_i \ge 20V$ , the voltage across $R_i$ and $R_m$ must be equal to the Zener voltage $V_g = 16V$ . or $$(R_k + R_m) \times 1 = 16V$$ $\therefore R_1 + R_m = \frac{16V}{200 \times 10^{-6}} = 80K\Omega$ $\therefore R_1 = 80K\Omega = 500\Omega \ge 79.5K\Omega$ $\therefore R_2 = 99.5K\Omega = 79.5K\Omega = 20K\Omega$ # Problem 2.40 What is the ratio of the current for a forward bias of 0.05V to the current for the same magnitude of reverse bias for a Germanium Diode? # Solution For Forward Bias, $$V = -1.0.05V = +50 mV$$ . For Reverse Bias, $V = -0.05V = +50 mV$ , $V_{0} = +0.026V = +26 mV$ $\eta = 1$ for Germanium Diode. $$\frac{e^{\frac{V}{V_{1}}}-1}{e^{\frac{V}{V_{2}}}-1} = \frac{e^{\frac{50/26}{25}}-1}{e^{\frac{70/25}{25}}-1} = \frac{e^{1.92}-1}{e^{11.92}-1} = \frac{6.82-1}{0.147-1} = -6.83$$ . Negative sign is because, the direction of current is opposite when the diode is reverse biased. #### Problem 2.41 It is predicted for Germanium the reverse saturation current should increase by $0.11^{9}\text{C}^{-1}$ . It is found experimentally in a particular diode that at a reverse voltage of 10V, the reverse current is 5 mA and the temperature dependence is only $0.07^{-9}\text{C}^{-1}$ . What is the resistance shunting the diode ? # Solution $$\frac{\mathbf{d}\mathbf{l}}{\mathbf{d}\mathbf{l}} = \frac{\mathbf{d}\mathbf{l}_0}{\mathbf{d}\mathbf{l}}$$ Ip the reverse saturation current, will not change with temperature. $$I = I_0 - \frac{I0}{R}$$ For Germanium, $$\frac{1}{I_0} \times \frac{dI_0}{dT} = 0.11.$$ $$\frac{1}{I} \times \frac{dI}{dT} = 0.07.$$ Taking the ratio of $$\frac{I_0}{I_0} = \frac{dI_0}{dT}, \quad \frac{I}{I_0} = \frac{0.11}{0.07}, \\ \frac{I}{I} = \frac{dI}{dT}, \quad \frac{I}{I_0} = \frac{0.07}{0.07}, \\ I_0 = 0.636 I, \\ I_0 = I = 0.636$$ Fig 2.39 For Problem 2.41. $$1 = 0.364 \ t = \frac{0.364}{0.636} l_{H} = 0.572 \ l_{O}$$ $$l_{O} > 5mA$$ $$\therefore \qquad l_{R} = 0.572 (5mA) = 2.68 \ mA.$$ $$\therefore \qquad R = \sqrt[4]{l_{R}} \sim \frac{10}{2.86mA} = 3.5 \ K\Omega$$ #### Problem 2.42 UF Over what range of input voltage will the zener regulator circuit maintains 30V across $2K\Omega$ resistor, assuming $R_g = 200\Omega$ and max, zener current is 25 mA. # Solution $$I_{L} = \frac{30V}{2K\Omega} = 15mA$$ Max. Zener Current = 25mA # SUMMARY Energy possessed by an electron rotating in an orbit with radius r; $$E = -\frac{e^2}{8\pi \in \Gamma}$$ - Expression for the radius of orbit, $r = \frac{n^2h^2 \in_0}{\pi me^2}$ - Expression for wavelength of emitted radiation, $\lambda = \frac{12,400}{(E_2 E_1)}$ - Types of Electronic Emissions from the surface. - 1. Thermionic Emission - 2. Secondary Emission - 3. Photo electric Emission - 4. High Field Emission - Expression for Threshold Frequency f<sub>T</sub> in photoelectric emission, $$f_{\rm T} = \frac{c\phi}{h}$$ - Energy Gap E<sub>G</sub> decreases with temperature in semiconductors. - Mobility μ decreases with temperature. Units are cm<sup>2</sup>/ν-sec. • $$\mathbf{n}_i \mathbf{p} = \mathbf{n}_i^{2}$$ ; $\mathbf{n}_i = \mathbf{A} \mathbf{T}^{3/2} \frac{a \mathbf{n}_{ij}}{a^{2/3}}$ - Law of Electrical Neutrality N<sub>A</sub> + p = N<sub>D</sub> + n; - Fermi Level lies close to E<sub>n</sub> in n-type semiconductor - Fermi Level lies close to E<sub>V</sub> in p-type semiconductor • Hall Voltage, $$V_{II} = \frac{BI}{\rho \omega}$$ Expression for current through a p-n junction. Diode is $$l = l_0 \begin{pmatrix} \frac{V}{e^{V_1}} \\ -1 \end{pmatrix}$$ - Forward Resistance R<sub>f</sub> of a diode will be small of the order of few Ω. Reverse Resistance R<sub>s</sub> will be very high, of the order of MΩ - Cut in voltage V<sub>o</sub> for Germanium diode is 0.1V and for Silicon diode it is 0.5V at room temperature. It decreases with increase in temperature. - l<sub>O</sub> the reverse saturation current of a diode will be of the order of a few μA. It increases with temperature. I<sub>O</sub> gets doubled for every 10°C rise in temperature. - When the diode is reverse biased, transition capacitance C<sub>T</sub> results when the diode is forward biased, diffusion capacitance C<sub>D</sub> is exhibited. - The three types of breakdown mechanisms in semiconductor diodes are - 1. Avalanche Breakdown - Zener Breakdown - 3. Thermal Breakdown - Tunnel diode exhibits negative resistance characteristics - Varactor diodes are operated in reverse bias and their junction capacitance varies with the voltage. - Zener diode is also operated in reverse bias for voltage regulation. # OBJECTIVE TYPE QUESTIONS | Ι. | Free electron concentration in semiconductors is of the order of | |----------------|-----------------------------------------------------------------------------------------------------------------------------------| | 2. | Insulators will have resistivity of the order of | | Э. | Expression for J in terms of E and $\sigma$ is | | 4. | Expression for J in the case of a semiconductor with concentrations n and p is | | | mmmm · amm · | | 5. | Value of E <sub>G</sub> at room temperature for Silicon is | | 6. | According to Law of Mass Action in semiconductors | | $\tau_{\rm c}$ | Intrinsic concentration depends on temperature T as | | 8. | The equation governing Law of Electrical Neutrality, is | | 9. | Cutin Voltages with temperature | | 10. | Depletion region width varies with reverse bias voltages as | | Ħ. | In p-type semiconductor, Fermi Level lies close to | | 12. | In n-type semiconductor, Fermi Level lies close to | | 13. | The rate at with I changes with temperature in Silicon diode is | | 14. | Value of Volt equivalent of Temperature at 25°C is | | 15. | Einstein's relationship in semiconductors is | | ló. | A very poor conductor of electricity is called | | 17. | When donor impurities are added allowable energy levels are introduced a little | | 18. | Under thermal equilibrium, the product of the free negative and positive concentration is a constant independent of the amount of | | t9. | The unneutralized ions in the neighbourhood of the junction are referred to as | | | | 30. General expression for $E_{n}$ the contact difference of potential in an open circuited p-n20. junction in terms of No. NA and no is ....... Typical value of E<sub>o</sub> = ...... ... ....eV 21. 22. The equation governing the law of the junction is 23. The expression for the current in a forward biased diode is ....... The value of out in voltage in the case of Germanium diode ...... and 24. Silicon Diode ...... at room temperature. 25. Expression for V<sub>B</sub> the barrier potential in terms of depletion region width W is V<sub>a</sub> = ...,..... ....,... Expression for $l_a$ in terms of temperature T and $V_T$ is ...... 26. Zener breakdown mechanism needs relatively ...... electric field compared 27. to Avalanche Breakdown. Expression for the diffusion capacitance $C_D$ in terms of $L_p$ and $D_p$ is ...... 28. Expression for Volt equivalent of temperature V<sub>T</sub> in terms of temperature T is 29. V<sub>T</sub> - ..... # ESSAY TYPE QUESTIONS Explain the concept of 'hole'. How n-type and p-type semiconductors are formed? Explain. - Derive the expression for E<sub>G</sub> in the case of intrinsic semiconductor. - Derive the expression for E<sub>p</sub> in the case of of p-type and n-type semiconductors. - With the help of necessary equations, Explain the terms Drift Current and Diffusion Current. - Explain about Hall Effect. Derive the expression for Hall Voltage. What are the applications of Hall Effect? - Distinguish between Thermistors and Sensistors. - Derive the expression for contact difference of potential V<sub>0</sub> in an open circuited p-njunction. - Draw the forward and reverse characteristics of a p-n junction diode and explain them qualitatively. - 9. Derive the expression for Transistor Capacitance $C_{\pm}$ in the case of an abrupt p-n junction. - Compare Avalanche, Zener and Thermal Breakdown Mechanisms. - Derive the expression for E<sub>n</sub> in the case of open circuited p-n junction diode. - Qualitatively explain the forward and reverse characteristic of p-n junction diode. - 13. Derive the expression Transistor Capacitance $C_T$ in the case of p-n function diode. | 1 | 4, | Н | ow junction c | apacita | nices come | into existar | ace in p-n ja | enction c | liode. | | |----|-----|-------------|---------------------------------|----------------|---------------------------------------|--------------|------------------------------------------|---------------------|---------------------------------------------|----------| | ľ | 5. | W | rate notes on | Varacti | or Diode | | | | | | | I | 6. | ט | istinguish bet | ween A | walanche, 2 | ener and T | hermal Bro | akdown I | Mechanisms | | | T | 7. | | erive the exp<br>ode. | ression | for the di | ffusion cap | sacitance C | <sub>D</sub> in the | case of p-m | junction | | | | | | MU | LTIPLE C | HOICE ( | QUESTIO: | NS | | | | J. | | | force of elect<br>, proportion: | | | nucleus a | nd electron | with c | harge te' an | d radius | | | (a | ) | $\frac{e^2}{t^2}$ | (p) | r <sup>2</sup><br>e <sup>2</sup> | (¢) | e <sup>1</sup> r <sup>2</sup> | (d) | r<br>e | | | Z. | Th | ie i | energy posse | sed by | the electr | an, W ari | nitting rod | nd 1be r | nucleus is, | | | | (B) | ) | <del>و</del><br>8π دیو | (b) | 8πε <sub>0</sub> ι<br>-c <sup>ι</sup> | (c) | <u>ਦ.r</u><br>8ਸ ε <sub>0</sub> | (d) | $\frac{-e^2}{8\pi \epsilon_0 r^2}$ | | | 3. | | | expression fo<br>Jectron 'p' a | | | | | a io ter | ms of mome | atom of | | | (a' | ) | $\frac{\rho}{2m}$ | (b) | $\frac{F}{2m^2}$ | (c) | $\frac{p^2}{2 m ^2}$ | (d) | p <sup>2</sup><br>2 m | | | 4. | T | le 4 | expression fo | or radi | us of stabl | e state 'e' | r, is | | | | | | (a) | J | $\frac{n^3h^3e_0}{nme^3}$ | (b) | $\frac{nh\epsilon_o}{\pi^2m^2e^2}$ | (c) | $\frac{n^2 \ln \epsilon_o^2}{n m e^2}$ | (d) | $\frac{n^2 h^2 \epsilon_a^{-2}}{\pi m e^2}$ | | | 5. | T 6 | ₩. 1<br>_34 | value of the<br>J - Secs s | radius<br>= 10 | of the los<br>-9/36x | west state | or ground | state is | , given, h = | 6.626 × | | | (a) | } | 0,28 A <sup>o</sup> | (b) | 0.98 A <sup>0</sup> | (c) | 0.18 A <sup>o</sup> | ( <b>d</b> ) | $0.58~A^{\circ}$ | | | 6, | | | energy requi | | | | | | | | | | (a) | ) | lonization po | tential | | (b) | Eletric pot | ential | | | | | (c) | ) | Kinetic ener | EV | | (d) | Threshold | potential | | | | 7. | Ele | ect | ron collision | witho | ut transfer | of energy | in collisio | n is call | led, | | | | (a) | ) | Null collision | 1 | | (b) | Impact col | lision | | | | | (c) | ) | Elastic collis | ion | | (d) | Stiffcollisi | оп | | | | 6. | W | ave | mechanica : | ln elec | tron theor | y is also k | | | | | | | (a | ) | Elenstein the | • | | (b) | Quantum | | cs | | | | (c) | ) | Boltr mecha- | nies | | (d) | Classical t | неолу | | | | 9. | | expression for<br>I notation is, | thre | shold frequenc | y f <sub>T</sub> (c | O CAN | se phot | oelecti | ric en | nisalon is, with | |-------|--------------|----------------------------------|--------------------|----------------------|---------------------|-------------------|-----------------------|---------------------------|-----------|------------------| | | (a) | $\frac{e\phi^2}{h}$ | (b) | h<br>h | (c) | eh<br>∳ | | (d) | e²¢<br>h² | _ | | Ø. | The e | conductivity o | fa go | end conductor | is typi- | cally | | | | | | | (a) | ነበ <sup>7</sup> ርሦem | <b>(b)</b> | 10 <sup>3</sup> Ω/cm | (c) | $10_{3}$ | /cm | (d) | 10 | /m | | 1 L . | The I | free electron ( | conce | ntration of a g | ood co | ındue | tor is o | of the c | order | of | | | (a) | 10 <sup>10</sup> electrons | s/m3 | | (b) | $10^{23}$ | electron | n/m³ | | | | | (c) | $10^2$ electrons | /em³ | | (d) | 10.0 | electro | ns/m³ | | | | 12, | Fern | d level in Int | rinsic | semiconducto | r Hes | | | | | | | | (a) | close to condu | ection | band | (b) | close | e to vale | ence ba | nd | | | | (c) | In the middle | | | (d) | Non | e of the | these | | | | 13. | The<br>calle | | ch ex | ísts is a p-ti j | unctiv | n 10 | Cause d | lri <b>f</b> t of | cha | rge carriera i | | | (a) | contact poten | tial | | (b) | diffu | isian pat | cntial | | | | | (c) | innisation pote | ential | | (d) | Ibres | shold po | tential | | | | 14, | | | | the law of the | junct | lon is | | | | | | | (a) | $pn(o) = \{e^{-V/2}\}$ | VT) n | no | (b) | η <sub>pu</sub> | = 1 <sup>5</sup> uu + | $\mathbf{n}_{\mathrm{i}}$ | | | | | <b>(</b> c) | pn (o) = <b>p</b> <sub>no</sub> | $e^{\frac{V}{VT}}$ | -1) | (d) | n <sub>po</sub> = | = pno ( | -1 | | | | 15. | The | rate of increas | se of | reverse satura | tion cu | irreni | t for G | ermapi | ium d | liode is, | | | (a) | 5% | (b) | 4% | (c) | 1% | | (d) | 7% | | | 6. | Cut i | a voltage V <sub>j</sub> : | of a si | ilicon diode is | ulso ca | illed | A5 | | | | | | | break over po | | | | | kdown p | mentia | il | | | | (c) | critical potent | ial | | (d) | offse | et voltag | ge | | | | 17. | A dio | de which is fo | rmed | by asing light | ly dop | ed G | AAs or s | silicon | with | metal is called | | | (a) | Zener diode | (h) | Schottky diode | (c) | Vera | etor die | de | (d) | tunnel diode | | 18. | The : | symbol shown | | is that of | a | | | | | | | | (a) | | - | Schottky diode | | Vara | ctor dio | de | (d) | Gunn diode | | | | | | | | | | | | | # Specifications for Silicon Diode | SLNo. | Parameter | Symbol | Typical Value | Units | |-------|--------------------------------------|----------------|---------------|-------| | 1. | Reverse breakdown voltage | V <sub>F</sub> | 75 | V | | 2 | Static Reverse Corrent | $J_{R}$ | 5 | μΑ | | 3. | Static Forward voltage (for silicon) | $V_s$ | 0.5 | ٧ | | 4. | Total Capacitance | $-c_{\tau}$ | 2 | pf | | 5. | Reverse Recovery Time | 1 ( | 4 | N5 | | 6. | Continuous Power Dissipation | É | 500 | mev. | | 7. | Max For Ward Current | [ [ | 50 | mA. | # Some type numbers of Diodes | 1. 0A79 | : | 0 → Semiconductor Device. | | | | |------------------------------------|---|-----------------------------------------------------|--|--|--| | | | A → Denotes Germanium device. | | | | | 2. BY 127 | : | B → Denotes Silicon Device | | | | | | | Y → Rectifying Diode. | | | | | | | Number 127 is owing a type no and has significance. | | | | | 3. TN4153 | | N → Bipolar Device. | | | | | | | I → Single Polar function. | | | | | 4. BY 100:800V, I A Silicon Diode. | | | | | | # Specifications of a junction diode | SLNo. | Parameter | Symbol | Typical Value | Units | |-------|---------------------------------|--------|---------------|-------| | 1 | Working Inverse voltage | WIV | 80 | ٧ | | 2 | Average Rectifield current | կ, | 100 | A | | 3. | Continious forward current | j, | 300 | πιA | | 4. | Peak repetetive forward current | | 400 | inA. | | 5. | Forward Voltage | i v | -06 | V | | 6. | Reverse current | I IR | 500 | πA | | 7. | Breakdown voltage | BV | 100 | V | # Specifications of a Germanium Tunnel Diode IN 2939 | St.No. | Parameter | Symbol | Typical Value | Units | |--------|-----------------------------------------------|----------------|---------------|-------| | I. | Forward current | | 5 | m.A. | | 2 | Reverse current | I <sub>R</sub> | 10 | mA. | | 3. | Peak current | Ĺ | i | m.A. | | 4. | Valley current | | 0.1 | niA | | 5. | Peak voltage | V <sub>p</sub> | 50 | ν | | 6. | Valley voltage | V <sub>v</sub> | 30 | ٧ | | 7 | Ratio of $\mathbf{I}_{e}$ to $\mathbf{I}_{V}$ | راً وا | 10 | | | | | 1 . , | L | | # Rectifiers, Filters and Regulators # In this Chapter, - Circuit applications of p-n junction diode device namely Half Wave Rectifier (HWR), Full Wave Rectifier (FWR) and Bridge Rectifier circuits, for rectification applications are described. - Capacitance, Inductor, L-section and π-section filter circuits are explained. - Zener voltage regulator circuits, series and shunt voltage regulator circuits are also explained. # 3.1 RECTIFIERS The electronic circuits require a D.C. source of power. For transistor A.C. amplifier circuit for biasing, D.C supply is required. The input signal can be A.C. and so the output signal will be amplified A.C. signal. But without biasing with D.C. supply, the circuit will not work. So more or less all electronic A.C. instruments require D.C. power. To get this, D.C. batteries can be used, But they will get dried quickly and replacing them every time is a costly affair. Hence it is economical to convert A.C. power into D.C. Such circuits, their efficiency $(\eta)$ etc., will be discussed in this Chapter. Rectifier is a circuit which offers low resistance to the current in one direction and high resistance in the opposite direction. Rectifier converts sinusoidal signal to unidirectional flow and not pure D.C. Filter converts unidirectional flow into pure D.C. If the input to the rectifier is a pure sinusoidal wave, the average value of such a wave is zero, since the positive half cycle and negative half cycle are exactly equal. Fig 3.1 AC input wave form. $$T_{av} = \frac{1}{2\pi} \int_{0}^{2\pi} A \sin(\omega t) dt$$ # 3.2 HALF-WAVE RECTIFIER If this signal is given to the rectifier circuit, say Half Wave Rectifier Circuit, the output will be as shown in Fig. 3.2. Fig 3.2 Half wave rectified output (unidirectional flow). Now the average value of this waveform is not zero, since there is no negative half. Hence a rectifier circuit converts A.C. Signal with zero average value to a unidirectional wave form with non zero average value. The rectifying devices are semiconductor diodes for low voltage signals and vacuum diodes for high voltage circuit. A basic circuit for rectification is as shown in Fig. 3.3. Fig 3.3 Halfwave Rectifler (HWR) circuit. A.C input is normally the A.C. main supply. Since the voltage is 230V, and such a high voltage cannot be applied to the semiconductor diode, step down transformer should be used. If large D.C. voltage is required vacuum tubes should be used. Output voltage is taken across the load resistor $R_L$ . Since the peak value of A.C. signal is much larger than $V_\gamma$ , we neglect $V_\gamma$ , for analysis. # 3.2.1 MAXIMUM OR PEAK CURRENT The output current waveform for half wave rectification is shown in Fig. 3.4. Fig 3.4 Half wave rectified output. $$\begin{aligned} & := I_m \text{ Sin } \alpha & \quad \alpha = \omega t & \quad 0 \leq \alpha \leq \pi \\ & := 0 & \quad \pi \leq \alpha \leq 2 \text{ } \pi \end{aligned}$$ $$I_m = \frac{V_m}{R_T + R_T}$$ R<sub>r</sub> is the forward resistance of the diode. R<sub>L</sub> is the load resistance # 3.2.2 READING OF DC AMMETER If a D.C. Ammeter is connected in the rectifier output circuit, what reading will it indicate? Is it the peak value or will the needle oscillate from O to maximum and then to O and so on, or will it indicate average value? The meter is so constructed that it reads the average value. ∴ For Half wave rectified output, base value is 2π for one cycle, $$\begin{split} I_{DC} &= \frac{1}{2\pi} \int\limits_{0}^{\pi} I_{m} Sin\alpha \; \mathrm{d}\alpha \; = \frac{I_{m}}{2\pi} \cdot \left[ -Cosa \right]_{0}^{\pi} \\ I_{DC} &= \frac{I_{m}}{2\pi} \left[ 1 + \frac{1}{2} \right] = \frac{I_{m}}{\pi} \end{split}$$ Upper limit is only $\pi$ , because the signal is zero from $\pi$ to $2\pi$ . The complete cycle is from 0 to $2\pi$ . # 3.2.3 READING OF A.C AMMETER An A.C. ammeter is constructed such that the needle deflection indicates the effective or RMS current passing through it. Effective or RMS value of an A.C. quantity is the equivalent D.C. value which produces the same heating effect as the alternating component. If some A.C. current is passed through a resistor, during positive and negative half cycles, also because of the current, the resistor gets heated, or there is some equivalent power dissipation. What is the value of D.C. which produces the same heating effects as the A.C. quantity? The magnitude of this equivalent D.C. is called the RMS or Effective Value of A.C. By definition $$I_{\text{min}} = \sqrt{\frac{1}{2\pi}} \int_{0}^{2\pi} (I_{\text{m}} \text{Sin}\alpha)^{2} d\alpha = \sqrt{\frac{I_{\text{m}}^{2}}{2\pi}} \int_{0}^{2\pi} \sin^{2}\alpha d\alpha = \frac{I_{\text{m}}}{\sqrt{2\pi}} \sqrt{\frac{1}{2\pi}} \int_{0}^{2\pi} \sin^{2}\alpha d\alpha = \frac{I_{\text{m}}}{\sqrt{2\pi}} \sqrt{\frac{1}{2\pi}} \sqrt{\frac{1}{2\pi}} \int_{0}^{2\pi} \left[ \frac{1 + \cos 2\alpha}{4} \right] d\alpha = \frac{I_{\text{m}}}{\sqrt{2\pi}} \sqrt{\frac{1}{2\pi}} \sqrt{\frac{1}{2\pi}} \sqrt{\frac{1}{2\pi}} d\alpha = \frac{I_{\text{m}}}{\sqrt{2\pi}} \sqrt{\frac{1}{2\pi}} \sqrt{\frac{1}{2\pi}} \sqrt{\frac{1}{2\pi}} = 0$$ $$= \frac{I_{\text{m}}}{\sqrt{2\pi}} \sqrt{\frac{1}{2\pi}} = 0.707 I_{\text{m}}$$ Form Factor = $\frac{RMS}{4} = 0.636 I_{\text{m}} = 2 \times \frac{1}{2\pi} \int_{0}^{\pi} (I_{\text{m}} \cdot \text{Sino}) d\alpha = \frac{I_{\text{m}}}{1 + 2\pi} \sqrt{\frac{1}{2\pi}} = 0.707 I_{\text{m}}$ Form factor = $\frac{I_{\text{m}}}{\sqrt{2\pi}} = 0.707 I_{\text{m}} = 0.636 I_{\text{m}} = 1.11$ # 3.2.4 PEAK INVERSE VOUTAGE For the circuit shown, the input is A.C. signal. Now during the positive half cycle, the diode conducts. The forward resistance of the diode $R_i$ will be small. $$\label{eq:continuous_problem} \begin{array}{ll} \therefore & \quad \text{The voltage across the diode } v = i \times R_f, \\ i = I_m \, \text{Sin } \alpha, & \quad 0 \leq \alpha \leq \pi, \\ \therefore & \quad v = I_m \, R_f \, \text{Sin } \alpha, & \quad 0 \leq \alpha \leq \pi, \end{array}$$ Since $R_f$ is small, the voltage across the diode V during positive half cycle will be small, and the waveform is as shown. But during the negative half cycle, the diode will not conduct. Therefore, the current i through the circuit is zero. So the voltage across the diode is not zero but the voltage of the secondary of the transformer $V_f$ will appear across the diode ( $\psi$ ) effectively the diode is across the secondary of the transformer.) $$\Delta v = V_m \sin \alpha, \qquad \pi \le \alpha \le 2\pi.$$ The waveform across the diode is Fig. 3.7. Fig 3.7 Voltage Waveform across the Diode So the D.C. Voltage that is read by a D.C. Voltmeter is the average value. If we connect a CRO across the diode, this is the waveform that we see is as shown in Fig. 3.8. So in the above circuits the diode is being subjected to a maximum voltage of $V_{\rm m}$ . It occurs when the divide is not conducting. Hence it is called the *Peak Inverse Voltage* ( **PIV** ) # 3.2.5 REGULATION The variation of D.C output voltage as a function of D.C load current is called 'regulation'. % Regulation = $$\frac{V_{No Load Vehage} - V_{Full Load}}{V_{Full Load}} \times 100\%$$ For an ideal power supply output voltage is independent of the load or the output in voltage remains constant even if the load current varies, like in Zener diode near breakdown. Therefore, regulation is zero or it should he low for a given circuit. # Expression for $V_{DC}$ the Oltput DC Voltage For half wave rectifier circuit (Fig. 3.8), $I_{\mathrm{DC}}$ the average value is $\gamma$ $$I_{UC} = \frac{1}{2\pi} \int_{0}^{2\pi} i.d\alpha$$ $$= \frac{1}{2\pi} \int_{0}^{\pi} I_{m} \sin \alpha . d\alpha = \frac{I_{m}}{\pi}$$ $$= \frac{1}{2\pi} \int_{0}^{\pi} I_{m} \sin \alpha . d\alpha = \frac{I_{m}}{\pi}$$ Fig. 3.8 HWR current output $$I_{DC} = \frac{I_{th}}{\pi}$$ ...... ( 3.2 $$I_{m} = \frac{V_{mb}}{R_{f} + R_{L}}$$ R<sub>L</sub> = Load Resistance $R_c =$ Forward Resistance of the Diode. $$V_{DC} = I_{DC} R_L$$ $$I_{DC} = \frac{V_{D}/x}{R_{f} + R_{L}}$$ ٠. $$1_{DC} = \frac{V_m}{\pi (R_c + R_c)}$$ $$\therefore V_{OC} = \frac{V_m R_L}{\pi (R_L + R_L)}$$ Adding and Subtracting R<sub>r</sub>. $$V_{DC} = \frac{V_{m}.(R_{\perp} + R_{||} - R_{||})}{\pi(R_{||} + R_{\perp})} = \frac{V_{m}}{\pi} - \frac{V_{m}.R_{||}}{\pi(R_{||} + R_{\perp})}$$ $$I_{DC} = \frac{V_{m}}{\pi(R_{||} + R_{||})}$$ $\mathbf{I}_{\mathrm{DC}}$ is determined by $\mathbf{R}_{\mathrm{t}}$ . Hence $\mathbf{V}_{\mathrm{tx}}$ depends upon $\mathbf{R}_{\mathrm{t}}$ . $$V_{DC} = \frac{V_{m}}{\pi} - I_{DC} \times R_{f}$$ ...... (3.3) This expression indicates that $V_{\rm DC}$ is $\frac{V_m}{\pi}$ at no load or when the load current is zero, and it decreases with increase in $I_{\rm DC}$ linearly since $R_i$ is more or less constant for a given diode. The larger the value of $R_z$ , the greater is the decrease in $V_{\rm DC}$ with $I_{\rm DC}$ . But, the series resistance of the secondary winding of the transformer $R_i$ should also be considered. For a given circuit of half wave rectifier, if a graph is plotted between $V_{iK}$ and $I_{iK}$ the slope of the curve gives ( $R_f + R_g$ ) where $R_f$ is the forward resistance of diode and $R_g$ the series resistance of secondary of transformer. # RECULATION FOR HWR The regulation indicates how the DC voltage varies as a function of DC load current. In general, the percentage of regulation for ideal power supply is zero. The percentage of regulation is defined as % Regulation = $$\frac{V_{NI}}{V_{r_0}} \frac{V_f}{V_{r_0}} \cdot \cdot \times 100$$ As we know that, $$\begin{split} V_{DC} &= \frac{V_m}{\pi} - I_{DC} \cdot R_1 \\ V_{NE} &= \frac{V_m}{\pi} \text{ and } V_{F1} - \frac{V_m}{\pi} - I_{DC} \cdot R_f \\ &= \frac{\frac{V_m}{\pi} - \frac{V_m}{\pi} - I_{DC} \cdot R_f}{\frac{V_m}{\pi} - I_{DC} \cdot R_f} \times 100 \\ &= \frac{\frac{1}{V_m} - \frac{V_m}{\pi} - I_{DC} \cdot R_f}{\pi} = \frac{-\frac{1}{V_m} - - \times 100}{\frac{1}{\pi} (I_{DC} \cdot R_f) - 1} \\ &= \frac{\frac{1}{V_m} - I_{DC} \cdot R_f}{\pi} = \frac{-\frac{1}{V_m} - - \times 100}{\frac{1}{\pi} (I_{DC} \cdot R_f) - 1} \\ &= \frac{-\frac{1}{V_m} - \frac{1}{V_m} \cdot R_f}{\frac{1}{\pi} - \frac{1}{V_m} \cdot R_f} = \frac{-\frac{1}{V_m} - - \times 100}{\frac{1}{\pi} (R_f + R_L)} \\ &= \frac{V_m}{\pi} - \frac{1}{V_m} \times 100 \end{split}$$ % Regulation = $\frac{R_L}{R_f} \times 100$ Suppose for a given rectifier circuit, the specifications are 15V and 100 mA, i.e., the no load voltage is 15V and mux load current that can be drawn is 100 mA. If the value of ( $R_f + R_s$ ) = 25 $\Omega$ then the percentage regulation of the circuit is : No Load Voltage = 15V Drop across Diode = $$I_m$$ ( $R_f + R_s$ ) $R_g$ - Transformer Secondary Resistance Max. Voltage with load = 15V - ( $I_m \times (R_f + R_s)$ ) $\sim 15 - 100 \text{ mA} \times 25\Omega$ $\simeq 15 - 2.5 \text{ volts} = 12.5 \text{ V}$ Percentage Regulation = $\frac{15 \cdot 12.5}{12.5} \times 100 = \frac{2.5}{12.5} \times 100 \simeq 20\%$ . # 3.2.6 RIPPLE FACTOR The purpose of a rectifier circuit is to convert A.C. to D.C. But the simple circuit shown before will not achieve this. Rectifier converts A.C. to unidirectional flow and not D.C. So filters are used to get pure D.C. Filters convert unidirectional flow into D.C. Ripple factor is a measure of the fluctuating components present in rectifier circuits. Ripple factor, $$\gamma = \frac{RMS\ Value\ of\ alternating\ components\ of\ the\ waveform}{Average\ Value\ of\ the\ waveform}$$ $$\gamma = \frac{\Gamma_{DMS}}{I_{DMC}} = \frac{V'_{DMS}}{V_{DMC}}$$ $1_{\rm rms}^{\prime}$ and $V_{\rm rms}^{\prime}$ denote the value of the A.C components of the current and voltage in the output respectively. While determining the ripple factor of a given rectifier system experimentally, a voltmeter or ammeter which can respond to high frequencies ( greater than power supply frequency 50 Hz.) should be used and a capacitor should be connected in series with the input meter in order to block the D.C. component. Rippte factor should be small. ( Total current $i = l_{in}$ Simut according to Fourier Series, only A.C. is sum of D.C. and harmonics.). We shall now derive the expression for the ripple factor. The instantaneous current is given by $i^* = i - I_{\rm DC}$ . i is the total current. In a half wave rectifier, some D.C components are also present. Hence A.C component is. i' = (i - I<sub>DC</sub>) [ ( Total current - I<sub>DC</sub> ) ] RMS value is $$I_{mis}^r = \sqrt{\frac{1}{2\pi}} \int_{0}^{2\pi} (i - I_{DC})^2 d\alpha$$ $$\therefore \qquad 1_{max}^{*} = \sqrt{\frac{1}{2\pi}} \int_{0}^{2\pi} \left( i^{2} - 21_{240}, i + 1_{00}^{-2} \right) d\alpha$$ Now. $\frac{1}{2\pi} \int_{0}^{2\pi} e^{2} d\alpha$ = Square of the rms value of a sine wave by definition. $$-(I_{\rm core})^2$$ $\frac{1}{2\pi}\int\limits_{0}^{2\pi}\mathrm{d}\alpha$ = The average value or D.C value $t_{DC}$ . Ioc is constant. So taking this term outside. $$\frac{1}{2\pi} \frac{1}{2\pi} \frac{2\pi}{0} d\alpha = \frac{1}{2\pi} \left[ 2\pi \right]$$ $$V_{\text{rms}} = \sqrt{\left( |_{\text{rms}} \right)^2 + 2|_{\text{DC}}^2 + 1|_{\text{DC}}^2}$$ The mas ripple current is $$P_{\text{rms}} = \sqrt{\left(t_{\text{rms}}\right)^2 - 1_{\text{DC}}^{-2}}$$ Ripple factor, $$\gamma = \frac{P_{max}}{I_{dx}} = \frac{\sqrt{\left(I_{max}\right)^2 - I_{DX}}}{I_{DX}}$$ $$\gamma \doteq \sqrt{\left(\frac{I_{\rm rms}}{I_{\rm DC}}\right)^2 - 1} \; . \label{eq:gamma_problem}$$ ..... ( 3.4 ) This is independent of the current waveshape and is not restricted to a half wave configuration. If a capacitor is used to block D.C. and then $I_{\rm emp}$ or $V_{\rm emp}$ is measured, Then, $$y = \frac{I_{\text{quis}}}{I_{\text{isc}}}$$ $$I'_{\text{mns}} = \sqrt{I_{\text{nns}}^2 - I_{\text{csc}}}$$ and $l_{\rm DC} \simeq 0$ (blocked by Capacitor) output waveform For Half Wave Rectifier Circuit ( HWR ). $$I_{av} = I_{(x)} = \frac{1}{2\pi} \int_{0}^{1} I_{m} \sin \alpha . d\alpha = \frac{I_{m}}{\pi}$$ $$\begin{split} I_{mn} &= \sqrt{\frac{1}{2\pi}} \int_{0}^{1} f_{m}^{2} \sin^{2}(\alpha) \, d\alpha = \frac{I_{m}}{2} \\ I_{DC} &= \frac{I_{off}}{\pi} \; ; \; V_{DC} = \frac{V_{m}}{\pi} \quad \text{Peak Inverse Voltage ( P(V ) = V_{m})} \\ \text{Ripple Factor} & \text{$\gamma = \frac{RMS \text{ value of ripple current}}{\text{Average value of the current}} = \frac{I_{rims}}{I_{DC}} \\ \text{Total current} & \text{$1 - I_{DC} + \Gamma(\text{ripple})$} \\ \Gamma(\text{ripple}) &= (I - I_{DC}) \\ I_{rms}^{\prime} &= \sqrt{\frac{1}{2\pi}} \int_{0}^{2\pi} \left(I - I_{DC}\right)^{2} \, d\alpha = \sqrt{\frac{1}{2\pi}} \int_{0}^{2\pi} \left(I^{2} - 2IJ_{DC} + I_{DC}\right)^{2} \, d\alpha \\ &= \sqrt{\left(I_{rms}\right)^{2} - 2I_{DC}} + I_{DC}\right)^{2} \\ \text{$\gamma = \frac{\Gamma_{rms}}{I_{DC}}} &= \sqrt{\left(\frac{I_{rms}}{I_{DC}}\right)^{2} - 1} \\ \text{$\gamma = \frac{\Gamma_{rms}}{I_{DC}}} &= \sqrt{\left(\frac{I_{rms}}{I_{DC}}\right)^{2} - 1} \\ \text{for Half Wave Rectifier, } & \text{$\gamma = \sqrt{\left(\frac{I_{rms}}{I_{DC}}\right)^{2} - 1} + \sqrt{\left(\frac{\pi}{2}\right)^{3} - 1} - 1.21} \end{split}$$ # 3.2.7 RATIO OF RECTIFICATION (n) : $\frac{P_{DC}}{P_{AC}}$ Ratio of Rectification = $\frac{DC \text{ power delivered to the load}}{AC \text{ input power from transfer secondary}}$ $P_{DC} = I_{DC}^2 \times R_E$ But $I_{DC} \text{ for } HWR = \frac{I_m}{\pi}$ $\therefore \qquad P_{DC} = \left(\frac{I_m}{\pi}\right)^2 \times R_E$ P<sub>AC</sub> is what a Wattmeter would indicate if placed in the HWR circuit with its voltage terminal connected across the secondary of the transformer. From $\pi - 2\pi$ the diade is not conducting. Hence $I_{nc} = 0$ . $$\mathbf{P}_{\mathbf{r}_0} = (\mathbf{I}_{\mathbf{r}_0 \mathbf{r}_0})^2 (\mathbf{R}_0 + \mathbf{R}_1)$$ Q from $x = 2\pi$ the AC is not being converted to D.C. So this power is wasted, as heat across diode and transformer. $$I_{\text{rms}}(\pi - 2\pi) \text{ portion of AC is} = \sqrt{\frac{1}{2\pi}} \int_{\pi}^{2\pi} \sin^2 \alpha d\alpha = \frac{I_0}{2}$$ $t_{ms}$ for HWR is $t_m/2$ . During negative half cycle, diode is not conducting and current I in the loop is zero even though Voltage V is present. $$P_{AC} = \left(\frac{I_{m}}{2}\right)^{2} (R_{f} + R_{L}) - \left(\frac{I_{m}}{2}\right)^{2} \times R_{L}$$ $$\frac{P_{DC}}{P_{aC}} = \frac{I_{m}^{2} R_{L} \times 4}{\pi^{2} I_{m}^{2} \times R_{L}} - \frac{4}{\pi^{2}} - 0.406$$ Ratio of rectification for HWR = 0.406 Considering ideal diode. If we consider R<sub>1</sub> also, the expression = $$\frac{0.406}{1 - \left(\frac{R_1}{R_L}\right)}$$ The AC input power is not converted to D.C. Only part of it is converted to D.C and is dissipated in the load. The balance of power is also dissipated in the load itself as AC power. We have to consider the rating of the secondary of the transformer. In ratio of rectification we have considered only the A.C output as the secondary of the transformer. # 3.2.8 TRANSFORMER UTILIZATION FACTOR Transformer Utilization Factor (TUF) = $$\frac{\text{D.C power delivered to the load}}{\text{AC rating of transformer secondary}}$$ $$= \frac{P_{DC}}{P_{AC} \text{ rated}}$$ This term TUF is not ratio of rectification, because all the rated current of the secondary is not being drawn by the circuit. $$\begin{split} P_{ac} &= t_{DC}^{-2} \cdot R_1 - \left(\frac{t_{rh}}{\pi}\right)^2 \cdot R_1 \\ P_{nc} &= V_{rms} \times t_{rms} \\ V_{rms} &= \frac{V_{re}}{\sqrt{2}} = Rated \ voltage \ of \ (Secondary Transformer) \\ I_{rms} &= t_{m}/2 \\ P_{ac} &= V_{rms} \times t_{rms} \\ P_{ac} &= V_{rms} \times t_{rms} \\ P_{m} &= t_{m}/2 \cdot R_{t} \cdot \left(R_{t} \text{ is small }\right) \\ TUF &= \frac{t_{m}^2}{\pi^2} \times R_{t} \cdot \sqrt{\frac{t_{m}R_{t}}{\sqrt{2}}} \times \frac{t_{m}}{2} = \frac{2\sqrt{2}}{\pi^2} = 0.287 \end{split}$$ Transformer Utilization Factor for Half Wave Rectifier is 0.287 # 3.2.9 DISADVANTAGES OF HALF WAVE RECTIFIER - High Ripple Factor (1.21). - 2. Low ratio of rectification (0.406). - 3、Low TUF ( 0.287 ) - 4. D.C saturation of transformer. For half wave configuration, $$J_{rms} = \sqrt{\frac{1}{2\pi}} \int_{0}^{\pi} \frac{1}{1} \sin^{2} \alpha x d\alpha = \frac{I_{10}}{2}$$ Because during negative half cycle the diode will not conduct hence i = 0 in the loop from $\star$ = 2 $\star$ . So integration is from 0 = $\pi$ only. Even though V is present, i = 0 for one half cycle. Therefore, Power is zero ( $\mathbf{V} \times \mathbf{I} = \mathbf{P} = \mathbf{0}$ , since, $\mathbf{I} = \mathbf{0}$ ) $$\begin{aligned} |I_{DC}| &= \frac{1}{2\pi} \int_{0}^{\pi} I_{m} \sin \alpha . d\alpha = \frac{I_{m}}{2\pi} \left[ -\cos \alpha \right]_{0}^{\pi} = \frac{I_{m}}{2\pi} \left[ I + I_{1}^{2} = \frac{I_{m}}{\pi} \right] \\ &\text{Ripple Factor for Half Wave Rectification } \frac{I_{max}}{I_{DC}} = \frac{I_{m}/2}{I_{m}/\pi} = \frac{\pi}{2} \\ &\gamma = \sqrt{\left( I \cdot 57 \right)^{2} - 1} = 1.21 \\ &\frac{\pi}{2} + 1.57 \\ &\gamma \geq 1 \end{aligned}$$ So the ripple voltage exceeds D.C voltage. Hence HWR is a poor circuit for converting AC to DC. # 3.2.10 POWER SUPPLY SPECIFICATIONS The input characteristics which must be specified for a power supply are : - 1. The required output D.C. voltage - 2. Regulation - Average and peak currents in each doubt 4. Peak inverse voltage (PIV) 5. Ripple factor. ∴. #### 3.3 FULL WAVE RECTIFIER ( FWR ) Since half wave rectifier circuit has poor ripple factor, for ripple voltage is greater than DC voltage, it cannot be used. So now analyze a full wave rectifier circuit. The circuit is as shown in Fig. 3.9. Fig 3.9 FWR Circuit During the +ve half cycle, $D_1$ conducts and the current through $D_2$ is zero During the - ve half cycle, $D_2$ conducts and the current through $D_1$ is zero A centre tapped transformer is used. The total current i flows through the load resistor $R_L$ and the output voltage $V_0$ is taken across $R_L$ . For half wave rectifier, circuit, $I_{\rm DC} = \frac{1}{2\pi} \int\limits_0^{2\pi} J_{\rm m} \sin \alpha d\alpha = \frac{I_{\rm m}}{\pi}$ For full wave rectifier, circuit, I<sub>DC</sub> - Twice that of half wave rectifier circuit $$I_{\rm DC} = 2 I_{\rm m}/\pi$$ For half wave rectifier circuit , $I_{ams} \sim \sqrt{\frac{1}{2\pi} \int\limits_0^\pi I_m^2 \sin\alpha d\alpha} = \frac{I_m}{2}$ For full wave rectifier circuit, $l_{\rm rms} \sim \sqrt{2 \times \frac{1}{2 \pi} \int\limits_{0}^{\pi} l_{\rm m}^2 \sin^2 \alpha d\alpha}$ $$\mathbf{I}_{\text{rms}} = \sqrt{2} \times \frac{\mathbf{I}_{m_1}}{2} = \frac{\mathbf{I}_{m_2}}{\sqrt{2}}$$ $$I_m = \frac{V_m}{R_f + R_L}$$ R, is the forward resistance of each diode. A centre tapped transformer is essential to get full wave rectification. So there is a phase shift of $180^{\circ}$ , because of centre tapping. So $D_1$ is forward biased during the input cycle of 0 to $\pi$ , $D_2$ is forward biased during the period $\pi$ to $2\pi$ since the input to $D_1$ has a phase shift of $180^{\circ}$ compared to the input to $D_1$ . So positive half cycle for $D_1$ starts at a full wave rectifier circuit, while the D.C. current starts through the load resistance $R_1$ is twice that of the Hulf Wave Rectifier Circuit. Therefore, for Half Wave Rectifier Circuit, $$1_{DC} = \frac{1}{\pi}$$ For Full Wave Rectifier Circuit, $$I_{\rm DC} = \frac{2t_{\rm m}}{\pi}$$ Hence, Ripple factor is improved. Fig 3.10 FWR voltage output. # 3.3.1 RIPPLE FACTOR $$\frac{\Gamma_{\text{rms}}}{I_{\text{DC}}} = \frac{I_{\text{m}}/\sqrt{2}}{2I_{\text{m}}/\pi} = \frac{\pi}{2\sqrt{2}} = 1.11$$ $$\Gamma_{\text{rms}} = \sqrt{I_{\text{mes}}^{-2} - I_{\text{DC}}^{-2}}; \quad \gamma = \frac{\sqrt{I_{\text{rms}}^{-2} - I_{\text{DC}}^{-2}}}{I_{\text{DC}}^{-2}}$$ Therefore, $\gamma \simeq 1.21$ for HWR, and it is is 0.482 for FWR. #### 3.3.2 REGULATION FOR FWR The regulation indicates how D.C voltage varies as a function of load current. The percentage of regulation is defined as % Regulation = $$\frac{V_{NL} - V_{FL}}{V_{DL}} \times 100$$ The variation of DC voltage as a function of load corrent is as follows $$\begin{split} V_{DC} &= I_{DC} \, R_L \\ &= \frac{2I_m}{\pi} \cdot R_L \, \left[ \nabla I_m = \frac{V_m}{R_f - R_L} \right] \\ &= \frac{2V_m}{\pi (R_f + R_L)} \cdot R_L \, \left[ \nabla I_m = \frac{V_m}{R_f + R_L} \right] \\ &= \frac{2V_m}{\pi} \, \left[ 1 - \frac{R_f}{R_f + R_L} \right] \\ &= \frac{2V_m}{\pi} - \frac{2V_m}{\pi (R_f + R_L)} \times R_f \\ \\ V_{DC} &= \frac{2V_m}{\pi} - I_{DC} \cdot R_f \\ \\ V_{ML} &= \frac{V_m}{\pi}, \quad V_{FL} = \frac{V_m}{\pi} - I_{DC} \cdot R_f \\ \\ \% \, Regulation &= \frac{\frac{2V_m}{\pi} - \frac{2V_m}{\pi} + I_{DC} \cdot R_f}{2V_m - I_{DC} \cdot R_f} \times 100 \\ &= \frac{I_{DC} \, R_f}{I_{DC} \cdot R_f} \times 100 \\ &= \frac{I_{DC} \, R_f}{\pi} \times \frac{(R_f + R_L)}{\pi I_{DC} \cdot R_f} \cdot 1 \\ \\ \% \, Regulation &= \frac{R_C}{R_L} \times 100 \\ \\ \% \, Regulation &= \frac{R_C}{R_L} \times 100 \\ \end{split}$$ # 3.3.3 RATIO OF RECTIFICATION # D.C.powerdeliveredto!.oad A.C. input power from transformer secondary $$\mathbf{p}_{DC} = \mathbf{I}_{DC}^{2} \times \mathbf{R}_{L} \text{ for FWR,}$$ $$\mathbf{I}_{DC} = \frac{2\mathbf{I}_{m}}{\sigma} = \frac{4.\mathbf{I}_{m}^{2}}{\sigma^{2}} \mathbf{R}_{L}.$$ P<sub>AC</sub> is what a Wattmeter would indicate if placed in the FWR Circuit with its voltage terminals connected across the transformer secondary. $$\begin{aligned} P_{ac} &= (I_{max})^2 \cdot (R_F + R_L) : I_{rms} \text{ for FWR} = \frac{I_{pk}}{\sqrt{2}} \\ &= \left[ \left( \frac{I_{m}}{\sqrt{2}} \right)^2 \cdot (R_F + R_L) \right] \cdot \\ &+ \left[ \frac{I_{m}^2}{2} (R_F + R_L) \right] \cdot \end{aligned}$$ If we assume that $R_t$ is the forward resistance of the diode is very small, compared to $R_t$ . $$\mathbf{R}_{\mathbf{f}} + \mathbf{R}_{\mathbf{L}} \stackrel{\triangle}{=} \mathbf{R}_{\mathbf{C}},$$ $$\mathbf{P}_{\mathbf{AC}} = \frac{\mathbf{1}^{2}}{2} (\mathbf{R}_{\mathbf{L}}).$$ Ratio of Rectification = $$\frac{p_{DC}}{p_{AC}} = \frac{41_m^2 R_L \times 2}{\pi^2 I_m^2 \times R_L} = \frac{8}{\pi^2} = 0.812$$ For HWR it is 0.406. Therefore, for FWR the ratio of rectification is twice that of HWR. # 3.3.4 Transformer Utalization Factor: TUF In fullwave rectifier using center-tapped transformer, the secondary current flows through each half separately in every half cycle. While the primary of transformer carries current continuously. Hence TUF is calculated for primary and secondary windings separately and then the average TUF is determined. Secondary TUF $$=$$ $\frac{DC}{AC}$ power delevered to foad $$= \frac{\left(I_{DC}\right)^2}{V_{max}} \frac{R_L}{I_{mix}} = \frac{\left(\frac{2}{\pi}I_{mix}\right)^2}{V_{max}} \frac{R_L}{V_{mix}}$$ $$= \frac{4I_m^2}{\pi^2} \times \frac{2R_L}{I_m^2(R_z + R_L)} = \frac{8}{\pi^2} \times \frac{1}{1 + \frac{R_f}{R_L}}$$ if $R_f \le R_f$ , then secondary TUF = 0.812. The primary of the transformer in feeding two HWR's separately. These two HWR's work independently of each other but feed a common load. Therefore, TUF for primary = 2 × TUF of HWR = 2 × $$\frac{0.287}{1 + \frac{R_T}{R_T}}$$ if $R_p \le R_1$ , then TUF for primary = 0.574 The average TUF for FWR using center tapped transformer $$= \frac{\text{TOF of primary} - \text{TOF of secondary}}{2} = \frac{0.812 + 0.574}{2} = 0.693$$ Therefore, the transformer is utilized 69.3% in FWR using center tapped transformer. # 3.3.5 PEAK INVERSE VOLTAGE (PIV) FOR FULL WAVE RECTIFIER With reference to the FWR circuit, during the -ve half cycle, $D_1$ is not conducting and $D_2$ is conducting. Hence maximum voltage across $R_1$ is $V_m$ , since voltage is also present between A and O of the transformer, the total voltage across $D_1 = V_m + V_m = 2V_m$ ( Fig. 3.9 ). # 3.3.6 D.C. SATURATION In a FWR, the D C, currents $I_1$ and $I_2$ flowing through the diodes $D_1$ and $D_2$ are in opposite direction and hence cancel each other. So there is no problem of D.C, current flowing through the core of the transformer and causing saturation of the magnetic flox in the core. PIV is 2 $V_m$ for each diode in FWR circuit because, when $D_1$ is conducting, the drop across it is zero. Voltage delivered to $R_1$ is $V_m$ , $D_2$ is across $R_L$ . During the same half cycle, $D_2$ is not conducting. Therefore, peak voltage across it is $V_m$ from the second half of the transformer. The total voltage across $D_2$ is $V_m + V_m = 2V_m$ . # 3.4 BRIDGE RECTIFIERS The circuit is shown in Fig. 3.11. During the positive half cycle, $D_1$ and $D_2$ are forward biased, $D_3$ and $D_4$ are open. So current will flow through $D_1$ first and then through $R_1$ and then through $D_2$ back to the ground. During the -ve half cycle $D_4$ and $D_5$ are forward biased and they conduct. The current flows from $D_3$ through $R_1$ to $D_4$ . Hence the direction of current is the same. So we get full wave rectified output. In Bridge rectifier circuit, there is no need for centre tapped transformer. So the transformer secondary line to line voltage should be one half of that, used for the FWR circuit, employing two diodes. Fig 3.11 Bridge rectifier circuit. $$I_{DC} = \frac{2l_m}{\pi}$$ $$I_{m} = \frac{V_{m}}{R_{5} + 2R_{f} + R_{\odot}}$$ $$V_{DC} = \frac{2V_{m}}{\pi} - I_{DC}(R_{8} + 2R_{F})$$ $$R_{S} = Resistance of Transformer Secondary.$$ $$R_{T} = Forward Resistance of the Diede$$ $$R_{T} = Load Resistance.$$ $2R_f$ should be used since two diodes in series are conducting at the same time. The ripple factor and ratio of sectification are the same as for Full Wave Rectifier # 3.4.1 ADVANTAGES OF BRIDGE RECTIFIER - The peak inverse voltage (PIV) across each diade is V<sub>m</sub> and not 2V<sub>m</sub> as in the cose of FWR. Hence the Voltage rating of the diades can be less. - 2. Centre tapped transformer is not required, - There is no D.C. Current flowing through the transformer since there is no centre topping and the return path is to the ground. So the transformer utilization factor is high. # 3.4.2 DISADVANTAGES - 1. Four diades are to be used. - There is some voltage drop ocross each diode and so output voltage will be slightly less compared to FWR. But these factors are minor compared to the advantages. Bridge rectifiers are available in a package with all the 4 diodes incorporated in one unit. It will have two terminals for A C. Input and two terminals for DC output. Sclenium rectifiers are also available as a package. # 3.5 COMPARISON OF RECTIFIER CIRCUITS | | HWR | FWR | Bridge Rectifier<br>Circuit | |--------------------------------------------------------------------------|----------------|------------------|-----------------------------| | Peak Inverse Voltage | V <sub>m</sub> | 2V <sub>en</sub> | V <sub>m</sub> | | No Load Voltage | Vin. | 2Vm | $\frac{2V_m}{\pi}$ | | Ripple factor | 1.21 | 0.482 | 0.482 | | Number of Diodes required | 1 | 2 | 4 | | Ratio of Rectification $\frac{P_{ac}}{P_{ac}}$ | 0.406 | 0.812 | 0.812 | | TUP = DC Power delivered to the load AC ratings of transformer secondary | 0.287 | 0-693 | 0.812 | # 3.6 VOLTAGE DOUBLER CIRCUIT # 3.6.1 HALF WAVE VOLTAGE DOUBLER CIRCUIT The circuit is shown in Fig. 3.12 and the wave forms are shown in Fig. 3.13. During the +ve half cycle, $D_1$ is forward biased. So $C_1$ gets charged to $V_m$ . During the -ve half cycle, $D_1$ is reverse biased and the PIV across it $V_m$ . Therefore, the total voltage during -ve half cycle $V_m$ across $C_1$ +Vm of -ve half cycle = $2V_m$ . So, $D_2$ is forward biased during the -ve half cycle and $C_2$ gets charged to $2V_m$ . This is the no-load voltage. The actual voltage depends upon the value of $R_1$ connected. In A.C. Voltage measurements, the A.C. input is given to a voltage doubler and filter circuits. The output of D.C. meter $(2V_m)$ is proportional to A.C. Input. The meter calibrated in terms of the rms value of the A.C. Input. Fig 3.12 Halfwave voltage doubler circuit. Flg 3.13 Output waveform. # 3.6.2 Full Wave Voltage Doubler Circuit The circuit is shown in Fig. 3.14. Wave forms are shown in Fig. 3.15. During +ve half cycle, $D_1$ conducts $C_1$ gets charged to $V_m$ . During -ve half cycle, $C_2$ charges through $D_2$ and to $V_m$ . $R_1$ is across the series combination of $C_1$ and $C_2$ . Therefore, the total output voltage $V_n = 2V_m$ . Here the PIV across each diode is only $V_m$ and the capacitors are charged directly from the input and not $C_2$ will not get charged through $C_1$ During the time period 0 to $2\pi$ we have two cycles. Current flows from 0 to $\pi$ and $\pi$ to $2\pi$ also. So it is FW Voltage Doubler Circuit. Fig 3.15 Output waveforms. # 3.7 INDUCTOR FILTER CIRCUITS #### FILTERS A power supply must provide ripple free source of power from an A.C. line But the output of a rectifier circuit contains ripple components in addition to a D.C. term. It is necessary to include a filter between the rectifier and the load in order to eliminate these ripple components. Ripple components are high frequency A.C. Signals in the D.C output of the rectifier. These are not desirable, so they must be filtered. So filter circuits are used. Flux linkages per ampere of current $L = \frac{N\phi}{l}$ . The ability of a component to develop induced voltage when alternating current is flowing through the element is the property of the inductor. Types of Inductors are : An inductor opposes any change of current in the circuit. So any sudden change that might occur in a circuit without an inductor are smoothed out with the presence of an inductor. In the case of AC, there is change in the magnitude of current with time. Inductor is a short circuit for DC and offers some impedance for A.C. $(X_{\parallel} = j\omega L)$ . So it can be used as a filter. AC voltage is dropped across the inductors, where as D.C. passes through it. Therefore, A.C is minimized in the output. Inductor filter is used with FWR circuit. Therefore, HWR gives 121% ripple and using filter circuit for such high ripple factor has no meaning. FWR gives 48% ripple and by using filter circuit we can improve it. According to Fourier Analysis, current, I in HWR Circuit is $$t = \frac{l_m}{\pi} + \frac{l_m}{2} \operatorname{Sin} \omega t - \frac{2l_m}{\pi} \cdot \frac{\cos 4 \omega t}{3}$$ Current in the case of FWR is i $$\equiv \frac{2I_{m}}{\pi} - \frac{4I_{m}}{3\pi}\cos 2\omega t - \frac{4I_{m}\cos 4\omega t}{15\pi}$$ The reactance offered by inductor to higher order frequencies like 4ωt can be neglected. So the output current is $$\hat{t} \equiv \frac{2l_m}{\pi} - \frac{4l_m}{4\pi} \cos 2\omega t$$ the fundamental harmonic $\omega$ is eliminated. The circuit for FWR with inductor fifter is as shown in Fig. 3.16. Fig 3.16 Inductor filter circuit. One winding of transformer can be used as 'L'. For simplification, diode and choke (inductor) resistances can be neglected, compared with $R_i$ . The D.C. component of the current is $$t_m = \frac{V_m}{R_L}$$ Impedance due to L and R<sub>1</sub> in Series $|Z| = \sqrt{R_1^2 + (2\omega L)^2}$ For second Harmonic, the frequency is $2\omega$ . Therefore, A.C. Component of current $I_m = V_m / \sqrt{R_L^2 + 4\omega^2 L^2}$ . So substituting these values in the expression, for current, $$1 = \frac{2l_m}{\pi} - \frac{4l_m}{3\pi} \cos 2\omega t$$ by inductor to higher order frequencies like 4mt etc., we get, $$i = \frac{2V_m}{\pi R_L} - \frac{4V_m}{3\pi \sqrt{R_L}^2 + 4\omega L^2} \cos(2\omega t - \theta)$$ where $\theta$ is the angle by which the load current lags behind the voltage and is given by $$0 = Tan^{-1} \frac{2\omega L}{R_1}.$$ # 3.7.1 RIPPLE FACTOR $$\begin{split} \gamma &= I_{r,max}/I_{D,C_c} = P_{rms}/I_{DC_c} I_{DC_c} = 2V_m/\pi/R_L \\ I_{mms} &= \frac{I_{ab}}{\sqrt{2}} = \frac{4V_{bc}}{3\sqrt{2\pi}\sqrt{R_c^2 + 4\omega^2L^2}} \end{split}$$ $$\therefore \quad \text{Ripple factor} = \frac{4 v_m \times \pi R}{3 \sqrt{2 \pi} \sqrt{R_L^2 + 4 \omega^2 L^2 \times 2 V_m}}$$ $$= \frac{2}{3 \sqrt{2}} \times \frac{1}{\sqrt{1 + \frac{4 \omega^2 L^2}{n^2 2}}}$$ If $$\frac{4\omega^2 L^2}{R_1^2} >> l_1$$ then Ripple Factor $$r = \frac{R_U \times 2}{3\sqrt{2} \times 2\omega L}$$ Flg 3.17 Rippic Voltage V $$\therefore \quad \text{Ripple factor} = \frac{R_L}{3\sqrt{2}\omega L}$$ ...... (3.5) Therefore, for higher values of $L_i$ the ripple factor is low. If $R_L$ is large, then also $\gamma$ is high. Hence inductor filter should be used where the value of $R_L$ is low. Suppose the output wave form FWR supply is as shown in Fig. 3.17, then, $V_{\tau p-p}$ is the peak to peak value of the ripple voltage. Suppose $$V_{\rm DC}$$ = 300V, and $V_{\rm vp-p}$ is 10V. then $V_R$ maximum = $\frac{10}{2}$ = 5V. Therefore, $V_{\gamma}$ rms = $\frac{V_{\gamma}}{\sqrt{2}}$ = $\frac{5}{\sqrt{2}}$ = 3.54V Figure 3.54 Ripple Factor $$y = \frac{V_y rms}{V_x} = \frac{3.54}{300} = 0.0118$$ . % ripple = Ripple factor × 100 % = 1.18 # 3.7.2 REGULATION $$\begin{aligned} \mathbf{V}_{\mathrm{DC}} &= \mathbf{I}_{\mathrm{DC}}.\mathbf{R}_{\mathrm{L}}; \ \mathbf{I}_{\mathrm{DC}} \ \text{for F W R is } \frac{2\mathbf{I}_{\mathrm{m}}}{\pi} \ . \\ \mathbf{V}_{\mathrm{DC}} &= \frac{2\mathbf{I}_{\mathrm{m}}\mathbf{R}_{\mathrm{L}}}{\pi} + \frac{2\mathbf{V}_{\mathrm{m}}}{\pi} \\ \mathbf{I}_{\mathrm{m}}.\mathbf{R}_{\mathrm{L}} &= \mathbf{V}_{\mathrm{m}}. \end{aligned}$$ Therefore, $V_{DC}$ is constant irrespective of $R_{\rm r}$ . But this is true if L is ideal. In practice $$V_{DC} = \frac{2V_{\sigma_0}}{\pi} - I_{DC} R_{\Gamma}$$ where $R_r$ is the resistance of diode. An inductor stores magnetic energy when the current flowing through it is greater than the average value and releases this energy when the current is less than the average value. Another formula that is used for Inductor Filter for where $R_i$ is load resistance $R_i$ is the series resistance of the inductors. This is the same as the above formula $$\frac{R_{\rm L}}{3\sqrt{2\omega_{\rm L}}}$$ $$\frac{1}{3\sqrt{2}} = 0.236.$$ ### Problem 3.1 A FWR is used to supply power to a $2000\Omega$ Load. Choke Inductors of $20~H_\odot$ inductance and capacitors of 16 $\mu$ f are available. Compute the ripple factor using 1. One Inductor filter 2. One capacitor filter 3. Single L type filter. # Solution # I. One Inductor Filter: $$\begin{split} I &= \frac{2I_m}{\pi} - \frac{4I_m}{3\pi} \cos{(2\omega t - \phi_1)} \text{ where } \phi = Tan^{-1} \left( \frac{2\omega L}{R} \right) \\ I_{DC} &= \frac{2V_m}{\pi R_L} \\ V &= \frac{1 \text{ ripple}}{I_{DC}} = \frac{R_L}{3\sqrt{2\omega_L}} + \frac{100}{3\times1.414\times2} = 0.074 \end{split}$$ # 2. Capacitor filter : The ripple voltage for a capacitor filter is of Triangular waveform approximately. The rms value for Triangular wave is $\frac{E_d}{2\sqrt{3}}$ or $\frac{V_{no.}}{2\sqrt{3}}$ . $$E_{rms} = \frac{E_c}{2\sqrt{3}}$$ Suppose the discharging of the capacitor will out one for one full half cycle ,then the change last by the capacitor $$Q = \omega t = t_{DC} \times \frac{1}{2f}.$$ $$\therefore \quad \text{voltage} = \frac{Q}{C}$$ $$\therefore \quad E_d = \frac{t_{DC}}{2fC}$$ $$Fig. 3.18 \ V_o \text{ of Capacitor filter.}$$ $$\gamma = \frac{1}{2fC \times 2\sqrt{3 \times 1_{DC}}} - \frac{1}{4fC\sqrt{3}R_{\perp}} = \frac{1}{4 \times \sqrt{3} \times 50 \times 16 \times 10^{-6} \times 2000} = 0.09$$ # 3. L Type factor : $$\gamma = \frac{\sqrt{2}}{3} \times \frac{1}{4m^2 LC} = 0.0037$$ # Problem 3.2 A diode whose internal resistance is $20~\Omega$ is to supply power to a $1000\Omega$ load from a 110V ((rms) source of supply. Calculate (a) The peak load current. (b) The DC load current (c) AC Load Current (d) The DC diode voltage. (c) The total input power to the circuit. (f) % regulation from no load to the given load. # Solution Since only one diode is being used, it is for HWR Circuit. (a) $$I_{m} = \frac{V_{m}}{R_{A} + R_{T}} \cdot \frac{110\sqrt{2}}{1020} = 152.5 \text{ mA}.$$ (b) $$I_{DC} = \frac{I_m}{\pi} = \frac{152.5}{\pi} = 48.5 \text{ mA}.$$ (c) $$I_{\text{rms}} = \frac{I_{\text{in}}}{2} = \frac{152.5}{2} = 76.2 \text{mA}.$$ (d) $$V_{DC} = \frac{I_{m} R_{L}}{\pi} = -48.5 \times I = -48.5 \text{ V}.$$ (e) $$P_{L} = I_{ms} \times (R_f + R_L) = 5.92\Omega$$ . # Problem 3.3 Show that the maximum DC output power $P_{DC} = V_{IX}$ , $I_{DC}$ in a half wave single phase circuit occurs when the load resistance equals the diode resistance $R_{\rm p}$ $$\begin{split} P_{DC} &= -I_{DC}^{-2} \, R_L = -\frac{V_m^{-2} \cdot R_L}{\pi^2 (R_F + R_L)} \\ \text{when } R_L \text{ is very large}, & V_{DC} \ge \frac{V_m}{\pi} \colon I_{DC} = \frac{V_{DC}}{R_L} = \frac{V_m}{\pi \cdot R_L} \\ \text{for } P_{DC} \text{ to be maximum,} & \frac{dp_{LX}}{dR_L} = 0. \\ \text{or} & \frac{V_m^{-2}}{\pi^2} \bigg( \frac{(R_L + R_L)^2 - (R_L + R_L) R_L}{(R + R_L)^4} \bigg) *: 0 \\ R_F + R_L = 2R_L \text{ or } R_L = R_F. \end{split}$$ Therefore, $P_{DC}$ is maximum when $R_1$ is equal to $R_P$ # Problem 3.4 A 1mA meter whose resistance is $10\Omega$ is calibrated to read rms volts when used in a bridge circuit with semiconductor diodes. The effective resistance of each element may be considered to be zero in the forward direction and $\infty$ in the reverse direction. The sinusoidal input voltage is applied in series with a 5 - $K\Omega$ resistance. What is the full scale reading of this meter? # Solution $$I_{DC} = \frac{2I_{TL}}{\pi} \text{ for bridge rectifier circuit.}$$ $$I_{m} = \frac{V_{DL}}{R_{L}};$$ $$V_{m} = \sqrt{2}V_{ms}$$ $$\therefore I_{DC} = \frac{2\sqrt{2} \times V_{ms}}{\pi R_{L}};$$ $$R_{E} = 5K\Omega + 10\Omega = (5000 + 10)\Omega = 5010\Omega$$ $$I_{mA} = \frac{2\sqrt{2} \times V_{ms}}{\pi \times 5010};$$ $$V_{mss} = \frac{1 \times 10^{-1} \times \pi \times 5010}{2\sqrt{2}} = 5.56V$$ # 3.8 CAPACITOR FILTER Here X, should be smaller than $R_1$ . Because, current should pass through C and C should get charged. If C value is very small, $X_C$ will be large and hence current flows through R only (Fig. 3.19) and no filtering action takes place. During +ve half cycle for a H W R circuit, with C filter, C gets charged when the diode is conducting and gets discharged (when the diode is not conducting) through $R_E$ . When the input voltage $e = E_{in}$ Sin $\Theta t$ is greater than the capacitor voltage, C gets charged. When the input voltage is less than that of the capacitor voltage, C will discharged through $R_E$ . The stored energy in the capacitor maintains the load voltage at a high value for a long period. The diode conducts only for a short interval of high current. The waveforms are as shown in Fig. 3.20. Capacitor opposes sudden fluctuations in voltage across it. So the ripple voltage is minimised. Fig 3.19 FWR Circuit with C filter. Fig 3.20 Output of capacitor filter circuit. So the voltage across $R_L$ is more or less constant and hence ripple is reduced, as shown in the graph, the voltage $V_a$ is closer to DC wave form. At $\theta_1$ 'C' gets charged and at $\theta_2$ C starts discharging. The point at which diode starts conducting and C gets charged is known as cut in point $\theta_1$ . The point at which the diode stops conducting or the capacitor gets discharged is known as Cut Out Point $\theta_2$ . C will not start charging at $\pi$ itself. Therefore, even though the second diode is forward biased, $e_e$ is almost $\simeq V_m$ . So the first diode conducts from $\theta_1$ to $\theta_2$ and the second diode conducts from $\pi + \theta_1$ to $\pi - \theta_2$ . Diode conducts only for a short of time when input current is high and charges C to the peak voltage. Considering one diode, $i_B = i_C + i_R$ (Fig. 3.19) $$i_C = C_1 \frac{dV}{dt} = C_1 \frac{de_C}{d_1}$$ $i_R = \frac{e_e}{R}$ where $e_e$ is the voltage to which a gets charged. $$i_{R} = C_{*} \frac{d\sigma_{c}}{d_{1}} + \frac{e_{c}}{R}.$$ $$\mathbf{e}_a = \mathbf{V}_m$$ . Sin $\omega t$ . Therefore, at that point, diode conducts and C gets charged. $$\theta_1 = \omega t$$ . $\frac{de_t}{dr} = \omega V_m$ . Cos $\omega t$ . General expression for $$i_{\rm H} = \omega C |V_{\rm ph}| \cos \omega t + \frac{|V_{\rm th}|}{R} |Sin| \omega t \qquad \theta_1 \leq \omega t \leq \theta_2.$$ By some mathematical manipulation, is can be written as $$i_{\rm B} = \frac{V_{\rm m}}{R} \sqrt{1 + \omega^2 R^2 C^2} \sin(\omega t + \phi)$$ where $$\phi = Tan^{-1}(\omega RC)$$ At an $\omega$ instant $\theta_{2}$ , when the capacitor fully discharges, $i_{\rm p}\equiv 0$ or $$\Theta_2 = \tan^{-1}(-\Omega RC)$$ Thus the value of conduction angle depends upon the values of R and C, and also the value of i<sub>B</sub>. During the non-conducting interval, the capacitor discharges into the load R supplying load current. $i_{t_1} = i_{R},$ The circuit equation is $-C \times \frac{de_{t_1}}{d_{t_1}} = \frac{e_{t_2}}{R}$ $\begin{aligned} & \text{or} & & & e_U = A |e^{-i/R}|, \\ & At & & \omega_1 = \theta_2 & & e_C = V_m |\sin\theta_2|. \end{aligned}$ The final expression for $E_{LR}$ , seems a little complicated. So a simplified expression which is widely used is $V_{DC}$ = ( $V_m - \frac{V_R}{2}$ ), where $E_R$ is the peak to peak ripple voltage. The expression for Ripple Factor, $$\gamma = -\frac{V_{\rm eff}^2}{V_{\rm in}} = \frac{\pi + (\theta_1 - \theta_2)}{2\sqrt{3}\omega RC} \; . \label{eq:gamma_fit}$$ where $(0_1 - 0_2)$ is the angle of conduction $\theta_C$ . For large $\omega RC$ (typical value 100), $\theta_C = 14.6^{\circ}$ . The larger the value of R, the smaller the y. ### 3.8.1 Supple Factor for C Finter Initially, the capacitor charges to the peak value $V_m$ when the diode $D_1$ is conducting. When the capacitor voltage is equal to the input voltage, the diode stops conducting or the current through the diode $D_1$ is zero. Now the capacitor starts discharging through $R_L$ depending upon the time constant $C.R_1$ . Therefore, $R_L$ value is large. Rate of charging is different from rate of discharging. When the voltage across the capacitor falls below the input voltage and when the diode $D_2$ is forward biased, the capacitor will again charge to the peak value Vm and the current through $D_2$ becomes zero when $V_c \doteq V_m$ . Thus the diodes $D_1$ and $D_2$ conduct for a very short period $\theta_1$ to $\theta_2$ and $\pi \vdash \theta_1$ to $\pi \vdash \theta_2$ respectively (Fig. 3.21.) Fig 3.21 Output waveforms of a capacitor filter. $T_0$ = Time period of the discharging of the capacitor T = Time period of the charging of the capacitor The amount of charge lost by the capacitor when it is discharging = $I_{\rm DC}/T_{\rm pc}$ . Because, $I_{\rm DC}$ is the average value of the capacitor discharge current. This charge is replaced during a short interval $T_{\rm p}$ during which the voltage across the capacitor changes by an amount = peak to peak voltage of the ripple. Virp=p. $$\begin{aligned} Q = V \times C, \\ & \triangle & Q \text{ charge } = V_{p,p} \times C \\ & Q \text{ charge } = Q \text{ Discharge}, \\ & \triangle & V_{p+p} \times C = I_{p,C} \times T_2, \\ & V_{p+p} = \frac{I_{DC} \times T_2}{C}. \end{aligned}$$ or The output waveform can be assumed to be a triangular wave $T_2 \gg T_1(T_1 + T_2) = T/2$ when the diode is conducting (0 to $\pi$ ). (T] + T<sub>2</sub> corresponds to one half cycle). $$T_2 = \frac{T}{2} = \frac{1}{2f} \otimes T_2 = \frac{1}{2f}.$$ $$V' p - p \otimes \frac{I_{EX} \times 1}{C2f} \otimes T_2 = \frac{1}{2f}. \text{ for the triangular wave, form factor} = \frac{1}{\sqrt{3}}.$$ $$V'_{ims} = \frac{V'_{ims}}{2\sqrt{3}}.$$ $$I_{SC} = \frac{V_{LX'}}{R_1}.$$ $$V'_{ims} = \frac{V_{DC}}{4\sqrt{3}fCR_L}.$$ Ripple Factor $$y = \frac{v'_{mis}}{V_{DC}} = \frac{1}{4\sqrt{3fCR_1}}$$ . Therefore, Ripple factor may be decreased by increasing C or R<sub>i</sub> or both. Expression for $V_{DC}$ : $$\begin{split} V_{DC} &= V_m - \frac{V^* p - p}{2}, \qquad \forall \ V^* P_A P = \frac{I_{DC}}{2 f C} I_{DC} = \frac{V_{DC}}{R_L} \\ V_{DC} &= V_m - \frac{V_{DC}}{4 f C R_L} \\ or &\qquad V_{DC} \left( 1 + \frac{1}{4 f C R_L} \right) = V_m \\ & \cdots \qquad V_{DC} - V_m \left( \frac{4 f R_L C}{3 + 4 f R_L C} \right) \end{split}$$ # 3.9 LC FILTER In an inductor filter, ripple decreases with increase in $R_{\perp}$ . In a capacitor filter, ripple increases with increase in $R_{\perp}$ . A combination of these two into a choice input or L-Section Filter should then make the ripple independent of load resistance. If L is small, the capacitor will be charged to $V_{\rm m}$ , the diodes will be cut off allowing a short pulse of current. As 1, is increases, the pulses of current are smoothed and made to flow for a larger period, but at reduced amplitude. But for a critical value of inductance $V_{\rm cr}$ either one diode or the other will be always conducting, with the result that the input voltage V and I to the filter are full wave rectified sine waves. The graph of DC output voltage for LC Filter is as shown in Fig. 3.22. $$V_{DC} = \frac{2V_m}{\pi}$$ for Full Wave Rectifier Circuit, considering ideal elements, conduction angle is increased when inductor is placed because there is some drop across L. So C cannot charge to V<sub>m</sub>. Therefore, the diode will be forward brased for a longer period. The ripple circuit which passes through L, is not allowed to develop much ripple voltage across $R_L$ , if $X_p$ at ripple frequency is small compared to $R_L$ . Because the Fig 3.22 LC filter characteristic. ripple frequency is small compared to $R_L$ . Because the current will pass through C only. Since $X_L$ is small and Capacitor will get charged to a constant voltage. So $V_0$ across $R_L$ will not vary or ripple will not be there. Since for a properly designed LC Filter. $$|X_1| \le R_L$$ $|X_L| \ge |X_0|$ at $\omega = 2\pi f$ and $X_L$ should be greater than $X_0$ because, all the AC should be dropped across $X_L$ itself so that AC Voltage across C is nil and hence ripple is low ## 3.9.1 RIPPLE FACTOR IN LC FILTER AC Component of current through L is determined by $X_1$ . $$X_1 = 2\omega L$$ RMS value of ripple current for Full Wave Rectifier with L Filter is, $$I' \, rms = \frac{4 \, V_m}{3 \pi \sqrt{2} \, X_L} = RMS \, \, \text{Value of Rippic Current for L Filter}$$ $$I' \, rms = \frac{2}{3 \sqrt{2} \, X_L} + \frac{2 \, V_m}{\pi}$$ $$\Gamma_{\text{rms}} = \frac{2}{3\sqrt{2}X_{L}} \cdot V_{\text{DC}} = \frac{\sqrt{2}V_{\text{DC}}}{3X_{L}}$$ The ripple voltage in the output is developed by the ripple current flowing through $\mathbf{X}_{\mathbf{C}}$ . $$V' \text{ rms} = I' \text{ rms} , X_{U} = \frac{\sqrt{2}}{3} \cdot \frac{X_{U}}{X_{L}} \cdot V_{DC}$$ $$Ripple factor = \frac{V' \text{ rms}}{V_{DC}}$$ $$\gamma = \frac{\sqrt{2} \cdot X_{C}}{3X_{L}}$$ $$X_{C} = \frac{1}{\omega C} \cdot X_{L} = \omega L$$ $$\gamma = \frac{\sqrt{2}}{3} \times \frac{1}{2\omega C} \times \frac{1}{2\omega L}$$ $X_L = 2mL$ since ripple is being considered at a frequency, twice the line frequency. If $$f = 60 \text{ Hz}$$ , $\gamma = \frac{0.83 \times 10^{-6}}{1.0}$ ## 3.9.2 BLEEDER RESISTANCE For the LC filter, the graph between $I_{DC}$ and $V_{DC}$ is as shown in Fig. 3.23. For light loads, i.e., when the load current is small, the capacitor gets charged to the peak value and so the no load voltage is $2V_m/\pi$ . As the load resistance is decreased, $I_{DC}$ increases so the drop across other elements $V_{ic}$ diodes and choke increases and so the average voltage across the capacitor will be less than the peak value of $2V_m/\pi$ . The output voltage remains constant beyond a certain point $I_R$ and so the regulation will be good. The voltage $V_{DC}$ remains constant even if $I_{DC}$ increases, because, the capacitor gets charged every time to a value just below the peak voltage, even though the drop across diode and choke increases. So for currents above $I_R$ , the filter acts more like an inductor filter than C filter and so the regulation is good. Therefore, for LC filters, the load is chosen such that, the $I_{DC} \ge I_R$ . The corresponding resistance is known as *Bleeder Resistance* ( $I_R$ ). So Bleeder Resistance is the value for which $I_{DC} \ge I_R$ and good regulation is obtained, and conduction angle is $I_R$ . When $I_R = I_R$ , the conduction angle = $I_R$ , when $I_R = I_R$ , the Bleeder Resistance, $I_R$ are negative peak of the second harmonic term. Fig 3.23 LC filter characteristic. $$\begin{split} \mathbf{I}_{DC} &= \frac{2 V_m}{\pi R_B} \\ \mathbf{I}' \, \mathbf{peak} &= \frac{4 V_m}{3 \pi} \cdot \frac{1}{X L} \cdot \\ &= \frac{2 V_m}{\kappa R_B} = \frac{4 V_m}{3 \pi} \cdot \frac{1}{X_L} \\ \mathbf{R}_B &= \frac{3. X_L}{2} \; ; \qquad \quad \mathbf{R}_B \, \text{is Bleeder Resistance}. \end{split}$$ $I_{DC}$ should be equal to or greater than I peak, since, $X_{\mathbb{D}}$ determines the peak value of the ripple component. If $X_{\mathbb{D}}$ is large I' peak can be $\leq I_{DC}$ and so the ripple is negligible or pure D.C. is obtained, where $X_{\mathbb{D}} = 2\omega L$ corresponding to the second harmonic. Therefore, R should be at least equal to this value of $R_{\mathbb{D}}$ , the Bleeder Resistor. #### 3.9.3 Swinging Choke The value of the inductance in the LC circuits should be $\geq L_{\rm C}$ the minimum value so that conduction angle of the dicdes is $180^{\circ}$ and ripple is reduced. But if the current $I_{\rm DC}$ is large, then the inductance for air cored inductors as $L = N\phi/I$ (flux linkages per ampere of current), as I increases, L decreases and may become below the critical inductance value $I_{\rm C}$ . Therefore, Iron cored inductors or chokes are chosen for filters such that the value of L varies within certain limits and when I is large, the core saturates, and the inductance value will not be $\leq L_{\rm C}$ . Such chokes, whose inductance varies with current within permissible limits, are called *Swinging Chokes*. (In general for inductors $\phi/I$ remains constant so that L is constant for any value of current I.) This can be avoided by choosing very large value of L so that, even if current is large, Inductance is large enough $\geq L_{\rm C}$ . But this increases the cost of the choke. Therefore, swinging choke are used. $$L_C \ge R_C / 3\omega$$ $R_C = \text{Load Resistance}$ $L_C = \text{Critical Inductance}$ $\omega = 2\pi f$ At no load $R_L = \infty$ . Therefore, L should be $\infty$ which is not possible. Therefore, Bleeder Resistance of value = $3X_L/2$ is connected in parallel with $R_L$ , so that even when $R_L$ as $\infty$ , the conduction angle is $180^0$ for each diode. The inductance of an iron - cored inductor depends up on the D.C. Current flowing through it, L is high at low currents and low at high currents. Thus its L vartes or swings within certain limits. This is known as Swinging Chake. Typical values are $$L = 30$$ Henrys at $L = 20$ mA, and $L = 4$ Henrys at $L = 100$ mA. ## Problem 3.5 Design a full wave rectifier with an LC filter (single section) to provide 9V DC at 100mA with a maximum ripple of 2%. Line frequency f = 60 HZ. ## Solution Ripple (actor $$\gamma = \frac{\sqrt{2}}{3} \times \frac{1}{2\omega C} \times \frac{1}{2\omega L} = \frac{0.83}{LC} \mu$$ $$0.02 = \frac{0.83}{LC} \text{ or } LC = \frac{0.83}{0.02} = 43.5 \mu$$ $$R_L = \frac{V_{TC}}{I_{DC}} = \frac{9V}{0.1} = 90\Omega.$$ $$LC > \frac{R_L}{3\omega} > \frac{R_L}{1130}$$ But LC should be 25% larger. $\therefore$ for f = 60 Hz,the value of LC should be $\ge \frac{R_L}{900}$ . $$LC \ge \frac{R_L}{900} \ge \frac{90}{900} = 0.1 \text{ Henry.}$$ If $$L=0.16$$ , then $C=\frac{41.5}{0.6}-415\mu f$ . This is high value. If $L=EH$ , then $C=41.5 \mu f$ . If the series resistance of L is assumed to be 50 $\Omega$ , the drop across L is $$I_{DC} \times R = 0.1 \times 50 = 5V.$$ ## Transformer Rating: $$V_{DC} = 9V + 5V = 14V$$ $$V_{DC} = \frac{\pi}{2} (9 + 5) = 22V$$ $$Description of the property the$$ Therefore, a 15.5 – 0 –15.5 V, 100mA transformer is required. PIV of the diodes is $2V_m$ Because it is FWR Circuit. $$P[V = 44V]$$ So, diodes with 44V, 100mA ratings are required. In a FWR with C filter circuit, $V_{pPP} = 0.8v$ and the maximum voltage is 8.8 volts (Fig. 3.24 ). $R_L = 100\Omega$ and $C = 1050 \,\mu f$ . Power line frequency = 60 Hz. Determine the Rippie Factor and DC output voltage from the graph and compare with calculated values. #### Solution $$V_{r'} p - p = 0.8V.$$ $$V_{rms'} = \frac{0.8}{2\sqrt{3}} = 0.231V$$ $$V_{UC} = V_{rm} - \frac{V_{r} p - p}{2} = 8.8 - \frac{0.8}{2} = 8.4V.$$ $$\therefore \qquad y = \frac{V' rms}{V_{DC}} = \frac{0.2}{8.4} = 0.0238 \text{ or } 2.38\%$$ Theoretical values, $\gamma = \frac{1}{4\sqrt{3}R_{\odot}C}$ $$= \frac{1}{4\sqrt{3}\times60\times100\times100\times00000}$$ $$V_{DC} = \frac{4fR_{\odot}C}{1+4fR_{\odot}C} \times V_{m} = 8.46V$$ Fig. 3.24 For Problem 3.6. #### 3.10 CLC OR \u03c4 FILTER In the LC filter or L section filter, there is some voltage drop across L. If this cannot be tolerated and more $\Omega.C.$ output voltage $V_q$ is desired, p filter or CLC filter is to be used. The ripple factor will be the same as that of L section filter, but the regulation will be poor, it can be regarded as a L section filter with $L_q$ and $C_q$ , before which there is a capacitor C, i.e. the capacitor filter. The input to the L section filter is the output of the capacitor filter C. The output of capacitor filter will be a triangular wave superimposed over D.C. Now the output $V_0$ is the voltage across the input capacitor C less by the drop across $L_1$ . The ripple contained in the output of 'C' filter is reduced by the L section filter $L_1C_1$ . Fig 3.25 CLC or # Section Filter #### 3.10.1 \* Section Filter with a Resistor Replacing the Inductor Consider the eigenst shown here. It is a $\pi$ filter with L replaced by R. If the resistor R is chosen equal to the reactance of L (the impedance in $\Omega$ should be the same), the ripple remains unchanged. $V_{DC}$ for a single capacitor filter = { $V_m - I_{DC}/49C$ }. If you consider $C_1$ and R, the out put across $C_1$ is { $V_m - I_{DC}/49C$ }. There is some drop across R. Therefore, the net output is $$V_m = \frac{I_{DC}}{46C} = I_{DC} \times R$$ The Ripple Factor for it sector is $$\gamma = \frac{\sqrt{2}X_c X_{z_1}}{R_1.X_1}.$$ ....... (3.7) So by this, saving in the cost, weight and space of the choke are made. But this is practical only for low corrent power supplies Suppose a FWR output current is 100 mA and a 20 H choke is being used in $\pi$ section filter. If this curve is to be replaced by a resistor, $X_L = R$ . Taking the ripple frequency as 2f = 100 Hz, $$X_L = \omega L = 2\pi(2f).L = 4\pi f L$$ = 4 × 3.14 × 50 × 20 = 12560 $\Omega$ ~ 12 K $\Omega$ Voltage drop across $R = 12,000 \times 0.4 = 1200 \text{ V}$ , which is very large. Fig J.26 FWR Circuit a Section / CRC Filter. #### 3.10.2 Expression for Ripple Factor For # Filter The output of the capacitor in the case of a capacitor filter is a Triangular wave. So assuming the output $V_a$ across C to be a Triangular wave, it can be represented by Fourier series as $$V = V_{DC} + \frac{V'P - P}{\pi} \left( \sin 2\omega t - \frac{\sin 4\omega t}{2} - \frac{\sin 6\omega t}{3} ... \right)$$ But the ripple voltage peak to peak $V^*p\cdot p \equiv \frac{I_{(32)}}{2fc}\cdot (\text{ for } \Delta \text{ wave })$ Neglecting 4th and higher harmonic, the rms voltage of the Second Harmonic Ripple is $$\frac{\sqrt{p-p}}{\pi\sqrt{2}} = \frac{I_{DC}}{2\sqrt{2}\pi fc} = \frac{I_{DC} \times 2}{4\sqrt{2\pi fc}} = \frac{\sqrt{2}I_{DC}}{4\pi fc}$$ $$= \frac{I_{DC}}{4\pi fc} = x_c$$ It is the capacitive reactance corresponding to the second harmonic. $$V'_{rms} = \sqrt{2}I_{DC}X_{C}$$ (across 'C' filter only) The output of C filter is the input for the L section filter of $L_1C_1$ . Therefore, as we have done in the case of 1, section filter, Current through the inductor ( barmonic component ) = $\frac{\sqrt{2}I_{EC}X_{C_{i}}}{X_{L_{i}}}$ Output Voltage = Current $(X_{i_1}) - (X_{j_2} = |X_{i_1}|)$ $$V_{\text{rms}}^{2} = \frac{\sqrt{2}I_{\text{pc}}X_{\text{C}}}{X_{\text{L}}}.X_{\text{C}} \qquad \text{( after L section )}$$ Ripple factor. $$\begin{aligned} \mathbf{y} &= \frac{\mathbf{v}_{\mathrm{rms}}^{\prime}}{\mathbf{V}_{DC}} - \frac{\left[\sqrt{2} \boldsymbol{1}_{|\mathbf{X}|}, \boldsymbol{X}_{C}\right]}{\mathbf{V}_{DC}} \frac{\boldsymbol{X}_{C_{L}}}{\boldsymbol{X}_{T_{L}}} \\ \mathbf{V}_{DC} &= \boldsymbol{I}_{DC}, \boldsymbol{R}_{L} \end{aligned}$$ $$\gamma = \frac{\left\{\sqrt{2}, X_C\right\}}{R_T} \left\{\frac{X_{C_T}}{X_T}\right\}$$ where all reactances are calculated at the 2nd harmonic frequency $\omega = 2\pi f$ . DC output voltage = ( The DC voltage for a capacitor filter ) – ( The drop across $L_1$ ). **Problem 3.7** Design a power supply using a $\pi$ -filter to give DC output of 25V at 100mA with a ripple factor not to exceed 0.01%. Design of the circuit means, we have to determine L.C, diodes and transformers. Fig 3.27 Peak to Peak detector. ## Solution Design of the circuit means, we have to determine L, C, Diodes and Transformer $$R_1 = \frac{V_{DC}}{I_{DC}} = \frac{25V}{I_{DC}} = \frac{25V}{100mA} = 250\Omega$$ Ripple factor $$\gamma = \sqrt{2}(\frac{X_g}{R_1},\frac{x_{c1}}{X_{L1}})$$ $X_C$ can be chosen to be $= X_{C_1}$ . $$\label{eq:gamma} \triangle = \sqrt{2} \cdot \frac{X_0^2}{R_0^2 X_0^2}$$ This gives a relation between C and L $$C^T L = v$$ There is no unique solution to this. Assume a reasonable value of L which is commercially available and determine the corresponding value of capacitor. Suppose L is chosen as $20~\mathrm{H}$ at $100\mathrm{mA}$ with a D.C. Resistance of $375\Omega$ ( of Inductor ). Fig 3.28 For Problem 3.7. $$C^{2} = \frac{2}{L}$$ or $$C = \sqrt{\frac{y}{L}}$$ $$V_{1XC} = Vmt - \frac{V_{2}}{2}$$ $$V_{y} = \frac{I_{DC}}{2fC}$$ Now the transformer voltage ratings are to be chosen. The voltage drop across the choke = choke resistance $\times 1_{DC} = 375 \times 100 \times 10^{-1} = 37.5 \text{V}$ . $V_{1X'} = 25 \text{V}$ . Therefore, voltage across the first capacitor C in the $\pi$ -filter is $$V_C = 25 + 37.5 = 62.5 \text{V}.$$ The peak transformer voltage, to centre tap is $$V_{m} = (V_{C}) + \frac{V_{v}}{2} \text{ (for C filter)}$$ $$V_{v} = \frac{I_{CC}}{2fc}.$$ $$V_{m} = 62.5 \text{ V} + \frac{0 \text{ i}}{4 \times 50 \times C}$$ $$V_{mps} = \frac{V_{m}}{\sqrt{2}}. = 600 \text{ V}$$ Therefore, a transformer with 60 - 0 -60V is chosen . The ratings of the dicde should be, current of 125mA, and voltage = PIV = $2V_m$ = $2 \times 84.6V - 169.2V$ A full wave rectifier with LC filter is to supply 250 v at 100m.a. D.C. Determine the ratings of the needed diodes and transformer, the value of the bleeder resistor and the ripple, if $R_C$ of the choke = 400 $\Omega$ . L = 10H and C = 20 $\mu$ F. Solution and $$R_{L} = \frac{V_{DC}}{I_{DC}}$$ $$R_{L} = \frac{250 \text{ V}}{0.1} = 2,500 \Omega.$$ For the choke input resistor, $$V_{DC} = \frac{2V_{m}}{\pi(1 + \frac{R_{C}}{R_{L}})}$$ $$I_{min} = I_{DC}$$ $$V_{mi} = \frac{\pi V_{DC}}{2} (1 + \frac{R_{C}}{R_{L}}) = \frac{\pi \times 250}{2} (1 + \frac{400}{2500}) = 455V$$ $$\therefore V_{min} = \frac{455}{\pi/2} - 322V$$ Therefore, the transformer should supply 322V rms on each side of the centre tap. This includes no allowance for transformer impedance, so that the transformer should be rated at about 340 volts 100 mA, D.C. The Bleeder Resistance $$R_B = \frac{3X_B}{2}$$ $$L = 1000000.$$ $$I_B = \frac{2V_m}{3\pi\omega_0 L} = \frac{2 \times 455}{3\pi \times 377 \times 10} = 0.0256A$$ Ripple factor $$Y = \frac{0.47}{4\omega^2 LC - 1} = \frac{0.47}{4 \times 377^2 \times 20 \times 10^{-6}}$$ The current ratings of each diode = 0.00413. Should be 50mA #### 3.11 MULTIPLE EC FILTERS Better filtering can be obtained by using two or more LC sections as shown in the Fig. 3.29. Ripple factor $$y = \frac{\sqrt{2}}{3} \cdot \frac{XC_1}{XL_1} \cdot \frac{XC_2}{XL_2}.$$ If we take $$L = L_1 = L_2$$ $$C = C_1 = C_2 \text{ and } f = 60 \text{ Hz.}$$ $$y = \frac{1.46}{1.3 \cdot C_2}$$ Inductor value i., in Henrys and Capacitor value C in $\mu F(microfarads)$ So ripple factor will be much smaller or better filtering is achieved. $$\Gamma_1 = \frac{\sqrt{2}}{3} \times \frac{V_{DC}}{L_1} \text{ (RMS Value of the ripple component of current.)}$$ $$V_{A_2B_2} = I_1 \times C_1 \frac{\sqrt{2}}{3} \cdot \frac{V_{DC}}{X_{L_1}} \cdot XC_1$$ $$I_2 = \frac{V_{A_2B_2}}{X_{L_1}}$$ The value of $XL_2$ should be much larger than $XC_2$ . Therefore, A.C. current should get dropped across $C_2$ . Fig 3.29 Multiple LC filter sections. $$\begin{array}{ll} \triangle & \text{I}_2 = \text{V}_{A_2B_2}/|X_{12}| \text{ and not} & \frac{\text{V}_{A_2B_1}}{|X_{11}| + |X_{12}|}, \\ \triangle & \text{V}_0 \equiv \text{I}_2|X_{C_2}/|R_1| \text{ is in parallel with } C_2, \\ & = \frac{\sqrt{2}}{3}.\text{V}_{1X_1}.\frac{X_{C_1}}{|X_{L_1}|}\frac{X_{C_2}}{|X_{L_1}|}, \\ \\ \text{pple factor} & \text{Y} = \frac{\text{V}_n}{|\text{V}_{DX}|} = \frac{\sqrt{2}}{3}.\frac{X_{C_1}}{|X_{11}|}\frac{X_{C_2}}{|X_{12}|}. \end{array}$$ But the actual value of $L_{\nu}$ should be 25% more than this because of the approximately made in the series used to represent V. #### Problem 3.9 A full wave rectifier circuit with C-type capacitor filter is to supply a D.C. Current of 20 mA at 16V. If frequency is 50 Hz ripple allowed is 5% Calculate: - (a) Required secondary voltage of the transformer. - (b) Ratio of I peak/I may through diodes. - (c) The value of C required #### Solution $$I_{DC} = 20mA \ V_{DC} = 16V.$$ $$R_{1} = \frac{V_{DC}}{I_{DC}} = \frac{16}{20mA} = 0.8K\Omega = 800\Omega.$$ $$\gamma = 5\% = \frac{1}{4\sqrt{3} \cdot CR_L}$$ $$0.05 = \frac{1}{4\sqrt{3} \cdot \sqrt{50 \times C \times 800}}$$ $$C = \frac{1}{4 \times 1.732 \times 50 \times 0.05 \times 800} = \frac{1}{4\sqrt{3} \times 2.5 \times 800} \times \frac{1}{4\sqrt{3} \times 2000}$$ $$C = \frac{\sqrt{3}}{8000 \times 3} = 72 \mu F$$ $$V_{DC} \text{ with load} \qquad I_{DC} = \frac{V_m}{1 + \frac{1}{47CR_L}} - V_m = ?$$ $$V_{DC} = V_m \left( \frac{4 f C R_L}{1 + 4 f C R_L} \right)$$ $$V_{DC} = V_m \left( \frac{1._1 f C R_L}{1 + L_1 f C R_L} \right)$$ $$V_{DC} = 16 V \text{ at } I_{DC} = 20 \text{ mA}.$$ $$V_{DC} = V_m \left( \frac{0.05 \sqrt{3}}{1 - 005 \sqrt{3}} \right) 16$$ $$V_{DC} = V_m \left( \frac{11.52}{1 + 11.52} \right)$$ $$16 = V_m \left( \frac{11.52}{12.52} \right)$$ $$V_m = 16 \times \frac{12.52}{11.52} - 17.38 V$$ A half wave rectifier allows current to flow from time $t_1 = \pi/6\omega$ to $t_2 = 5\pi/6\omega$ , the A.C. Voltage being given by $V_s = 100$ Sin $\omega t$ . Calculate the RMS and DC output voltage. Solution $$\begin{split} V_{DX} &= -\frac{1}{2\pi} \frac{5\pi/6}{\pi/6} 100 \text{ Sin ot. dot} \\ &= -\frac{1}{2\pi} \times 100 \times \left[ -\cos \omega t \right] \frac{5\pi/6}{\pi/6} = \frac{100}{2\pi} \left[ -\cos \frac{5\pi}{6} + \cos \frac{\pi}{6} \right] \\ &= \frac{100}{2\pi} \left[ -\cos(150^{\circ}) + \cos(30^{\circ}) \right] = \frac{50}{\pi} \left[ +\frac{\sqrt{3}}{2} + \frac{\sqrt{3}}{2} \right] \\ &= -\frac{50 \times \sqrt{3}}{3.14} = \frac{50 \times 1.732}{3.14} = 27.6 V \\ V_{rms} &= \sqrt{\frac{1}{2\pi}} \int_{-\infty}^{5\pi/6} (100 \cdot , \text{Sinest})^2 \cdot d\omega t = 48.5 V. \end{split}$$ A full wave rectifier operating at 50 Hz is to provide D.C. Current of 50mA at 30V, with a 80µF. C-type filter system used, calculate - (a) $V_{\rm in}$ the peak secondary voltage of transformer. - (b) Ratio of surge to mean currents of diodes. - (c) The ripple factor of the output. #### Solution (a) $$R_{L} = \frac{V_{DC}}{I_{DC}} = \frac{30 \text{ V}}{50 \text{ m/A}} = 600 \Omega.$$ $$V_{DC} = \left(\frac{V_{m}}{1 + \frac{1_{DC}}{4 \text{ fCV}_{DC}}}\right) = \frac{V_{m}}{1 + \frac{1}{4 \text{ fCR}_{L}}}.$$ $$\frac{I_{DC}}{V_{DC}} = \frac{1}{R_{L}}.$$ $$V_{m} = V_{DC} + \frac{V_{DC}}{4 \text{ fCR}_{L}} = V_{DC} + \frac{I_{DC}}{4 \text{ fC}}.$$ $$V_{m} = 30 + \frac{50 \times 10^{11}}{4 \times 50 \times 80 \times 10^{16}} = 33.125 \text{ V}.$$ $$V_{mex} = \frac{V_{m}}{\sqrt{2}} = \frac{33.125}{\sqrt{2}} = 23.4 \text{ V}.$$ (b) Surge Current through the diode, $I_{diode}$ surge is $I_{m}$ . $$\frac{V_m}{X_c} = V_m \omega C = 33.125 \times 2 \text{ n} \times 50 \times 80 \times 10^{-6} = 0.833 \text{ A}$$ $$I_{DC} = 50 \text{ tnA}$$ $$= I_{diode mean} \text{ is the average or mean current through the diode}$$ $$\frac{\text{diode swing}}{\text{diode mean}} = \frac{0.833}{50 \times 10^{-3}} = 16.65.$$ (c) $$R_{L} = \frac{V_{DC}}{I_{DC}} = 600\Omega.$$ $y = \frac{1}{4\sqrt{3} f C R_{L}} = 0.06.$ For a FWR circuit, the A.C. Voltage input to transformer primary = 115V Transformer secondary voltage is 50V, $R_1 = 25\Omega$ . Determine - Peak DC component, RMS and AC component of load voltage. - 2. Peak DC component, RMS and AC component of load current. #### Solution Since, the transformer develops 50V between secondary terminals, there must be 25V across each half of the secondary winding. Average value Visc. for FWR circuit is The peak value across each half of secondary is $25\sqrt{2} = 35.4V$ Assuming ideal diodes, the rectified voltage across $R_L$ also has a peak value of $35.4 V(V_m)$ , $$= \frac{2V_{to}}{\pi} = 0.636V_{to}$$ $$V_{DC} = 0.636 \times (35.4) + 22.5V.$$ A.C.Component load voltage is $$V_{mis}' = \sqrt{V_{m}^{2} - V_{rg}^{2}}$$ $$= \sqrt{(25)^{2} - (22.5)^{2}} \pm 10.9V$$ $$V_{to} = \frac{V_{to}}{R_{to}} = \frac{35.4}{25} = 1.41A.$$ $$V_{to} = \frac{2I_{to}}{\pi} - 0.636I_{to} + 0.636(1.41) \pm 0.897A.$$ $$V_{total} = 0.707 I_{total}$$ $$= 1.41(0.707) = 1A$$ $$V_{total} = \sqrt{(I_{max})^{2} - (I_{DC})^{2}}$$ $$= \sqrt{1^{2} - (0.897)^{2}}$$ $$= 0.444 I A.$$ ## 3.12 INTRODUCTION TO REGULATORS Voltage Regulator Circuits are electronic circuits which give constant DC output voltage, irrespective of variations in Input Poltage $V_{\nu}$ current drawn by the load $I_{\tau}$ from output terminals, and Imperature T. Voltage Regulator circuits are available in discrete form using BJTs. Diodes are and in IC (Integrated Circuit) form. The term voltage regulator is used when the output delivered is DC voltage. The input can be DC which is not constant and fluctuating. If the input is AC, at is converted to DC by Rectifier and Filter Circuits and given to LC. Voltage Regulator circuit, to get constant DC output voltage. If the input is A.C. 230 V from mains, and the output desired is constant DC, a stepdown transformer is used and then Rectifier and filter circuits are used, before the electronic regulator circuit. The block diagrams are shown in Fig. 3.30 and 3.31. Fig. 3.30 Block diagram of voltage regulator with A.C input. Fig. 3.31 Block diagram of voltage regulator with D.C input. The term *Voltage Stabilizer* is used, if the output voltage is AC and not DC. The circuits used for voltage stabilizers are different. The voltage regulator circuits are available in IC form also. Some of the community used ICs are, µA 723, LM 309, LM 105, CA 3085 A. 7805, 7806, 7808, 7812, 7815. Three terminal positive Voltage Regulators 7905, 7906, 7908, 7912, 7915. Three terminal negative Voltage Regulators. The Voltage Regulator Circuits are used for electronic systems, electronic circuits, IC circuits, etc. The specifications and Ideal Values of Voltage Regulators are: | Specifications | ldeal Values | | | |---------------------------------------------|--------------|----------|--| | 1. Regulation (S <sub>V</sub> ) | : | 0.% | | | 2. Input Resistance (R.) | : | ∞ ohms | | | 3. Output Resistance (R <sub>0</sub> ) | : | 0 ohms | | | 4 Temperature Coefficient (S <sub>n</sub> ) | ; | 0 my/oc. | | | 5. Output Voltage V <sub>0</sub> | ; | | | | 6. Output current range (I <sub>t</sub> ) | : | | | | 7. Ripple Rejection | : | 0 % | | ## Different types of Voltage Regulators are - Zener regulator - 2. Shunt regulator - 3. Series regulator - 4. Negative voltage regulator - 5. Voltage regulator with foldback current limiting - 6. Switching regulators - 7. High Current regulator ## 3.12.1 ZENER VOLTAGE REGULATOR CIRCUIT A simple circuit without using any transistor is with a zener diode Voltage Regulator Circuit. In the reverse characteristic voltage remains constant irrespective of the current that is flowing through Zener diode. The voltage in the break down region remains constant. (Fig. 3.32) Fig. 3.32 Zener diode reverse characteristic. Therefore in this region the zener diode can be used as a voltage regulator. If the output voltage is taken across the zener, even if the input voltage increases, the output voltage remains constant. The circuit as shown in Fig. 3.33. Fig. 3.33 Zener regulator circuit. The input V; is DC. Zener diode is reverse biased. If the input voltage $V_1$ increases, the current through $R_2$ increases. This extra current flows, through the zener diode and not through $R_1$ . Therefore, zener diode resistance is much smaller than $R_1$ when it is conducting. Therefore $I_1$ remains constant and so $V_0$ remains constant. ## The limitations of this circuits are - The output voltage remains constant only when the input voltage is sufficiently large so that the voltage across the zener is V<sub>2</sub>. - There is limit to the maximum current that we can pass through the zener. If V<sub>i</sub> is increased enormously, I<sub>Z</sub> increases and hence breakdown will occur. - Voltage regulation is maintained only between these limits, the minimum current and the maximum permissible current through the zener diode. Typical values are from 10m A to 1 ampere. #### 3.12.2 SHUNT REGULATOR The shunt regulator uses a transistor to amplify the zener diode current and thus extending the Zener's current range by a factor equal to transistor $h_{\rm pp}$ . (Fig. 3.34) Fig. 3.34 Shunt Regulator Circuit Zenet current, passes through R<sub>1</sub> Nominal output voltage $$= V_y + V_{pg}$$ The current that gets branched as $t_B$ is amplified by the transistor. Therefore the total current $t_0 = (\beta + 1) T_B$ , flows through the load resistance $R_1$ . Therefore for a small current through the zener, large current flows through $R_1$ and voltage remains constant. In otherwords, for large current through $R_1$ , $V_0$ remains constant. Voltage $V_0$ does not change with current. #### Problem 3.13 For the shant regulator shown, desermine - The nominal voltage - Value of R<sub>1</sub>, - 3. Load current range - Maximum transistor power dissipation - 5. The value of $R_{\rm g}$ and its power dissipation V<sub>i</sub> = Constant. Zener diode 6 3V, 200mW, requires 5mA minimum corrent. ## Transistor Specifications : $$V_{\rm FB} = 0.2 V_{\rm c} h_{\rm FB} = 49 c I_{\rm CBO} = 0$$ 1. The nominal output voltage is the sum of the transistor V<sub>EB</sub> and zener voltage. $$V_0 = 0.2 + 6.3 = 6.5V = V_{Eb} + V_Z$$ R<sub>1</sub> must supply 5mA to the zener diode : $$R_1 = \frac{8 - 6.3}{5 \times 10^{-3}} = \frac{3.7}{5 \times 10^{-3}} = 340 \ \Omega$$ The maximum allowable zener current is $$\frac{\text{Power rating}}{\text{Voltage rating}} = \frac{0.2}{6.3} = 31.8 \text{ mA}$$ The load current range is the difference between minimum and maximum current through the short path provided by the transistor. At junction A, we can write, $$I_B = I_Z - I_I$$ I, is constant at 5 mA $$\Delta = I_B - I_J - I_I$$ l<sub>1</sub> is constant at 5 mA. $$l_{\rm B} = 5 \times 10^{-3} - 5 \times 10^{-1} - 0$$ $$I_{H}$$ (min) = $I_{\chi/Vax} + I_{2}$ = 31.8 × 10<sup>-1</sup> - 5 × 10<sup>-3</sup> = 26.8 mA The transistor emitter current $I_{\rm F} = I_{\rm B} = I_{\rm C}$ $$I_{c} = \beta I_{u} = I_{b(c)}I_{b}$$ $I_{c} = (\beta + 1)I_{b} = (I_{cc} - 1)I_{b}$ $I_{tc}$ ranges from a minimum of 0 to maximum of 26.8 mA .. Total load current range is {h<sub>FE</sub> = 1} l<sub>3</sub> = 50 (26.8 < 10<sup>-3</sup>) = 1.34 A 4. The maximum transistor power dissipation occurs when the current is maximum $\mathbf{I}_0 \equiv \mathbf{I}_C$ $$P_0 = V_0 I_0 = 6.5 (1.34) = 8.7 \text{ W}$$ 5. $R_{\rm S}$ must pass 1.34 A to supply current to the transistor and $R_{\rm L}$ . $$R_S = \frac{V_i - V_0}{1.34} = \frac{8 - 6.5}{1.34} + 1.12 \ \Omega$$ The power dissipated by $R_c$ , = $$I_S^2 R_X$$ = $(1.34)^2 \cdot (1.12) + 3W$ ## REGULATED POWER SUPPLY An unregulated power supply consists of a transformer, a rectifier, and a filter. For such a circuit regulation will be very poor i.e. as the load varies (load means local current) [No load means no load current or 0 current. Full load means full load current or short circuit], we want the output voltage to remain constant. But this will not be so for unregulated power supply. The short comings of the circuits are: - Poor regulation - 2. DC output voltage varies directly as the a.c. input voltage varies - In simple rectifiers and filter circuits, the d.e. output voltage varies with temperature also, if semiconductors devices are used. An electronic feedback control circuit is used in conjuction with an unregulated power supply to overcome the above three short comings. Such a system is called a "regulated power supply". #### Stabilization The output voltage depends upon the following factors in a power supply. - Input voltage V<sub>1</sub> - Load current l<sub>L</sub> - Temperature - Change in the output voltage AV<sub>n</sub> can be expressed as $$\Delta \mathbf{V_0} = \frac{\partial \mathbf{V_0}}{\partial \mathbf{V_i}}, \Delta \mathbf{V_i} + \frac{\partial \mathbf{V_0}}{\partial \mathbf{I_L}}, \Delta \mathbf{I_L} + \frac{\partial \mathbf{V_0}}{\partial \mathbf{T}}, \Delta \mathbf{T}$$ $$\Delta \mathbf{V_0} = \mathbf{S_1} \Delta \mathbf{V_i} + \mathbf{R_0} \Delta \mathbf{I_L} - \mathbf{S_T} \Delta \mathbf{T}$$ Where the three coefficients are defined as: ## Stability factors. $$S_{\mathbf{V}} \doteq \frac{\Delta \mathbf{V}_{0}}{\Delta \mathbf{V}_{i}} \bigg| \Delta \mathbf{I}_{I,i} = 0, \ \Delta_{T} = 0$$ This should be as small as possible, ideally 0 since V<sub>n</sub> should not change even if V<sub>i</sub> changes. ## (ii) Output Resistance $$R_0 = \frac{\Delta V_0}{\Delta I_1} \left| \Delta V_i \circ \theta_i \right| \Delta T_i = 0$$ ## (W) Temperature Coefficient $$S_{T} = \frac{\Delta V_{0}}{\Delta_{T}} \left| \Delta V_{i} = 0, \ \Delta I_{L} < 0 \right|$$ The smaller the values of the three coefficients, the better the circuit. ## Series Voltage Regulator The voltage regulation (i.e., change in the output voltage as load voltage varies (or input voltage varies) can be improved, if a large part of the increase in input voltage appears across the control transistor, so that output voltage tries to remain constant, i.e., increase in $V_i$ results in increased $V_{\rm CF}$ so that output almost remains constant. But when the input increases, there may be some increase in the output but to a very smaller extent. This increase in output acts to bias the control transistor. This additional bias causes an increase in collector to emitter voltage which will compensate for the increased input. If the change in output were amplified before being applied to the control transistor, better stabilization would result. Series Voltage Regulator Circuit is as shown in Fig. 3.35. Fig. 3.35 Series Regulator Circuit #### 3.12.3 Series Voltage Regulator Circuit $Q_1$ is the series pass element of the series regulator. $Q_2$ acts as the difference amplifier. D is the reference zener diode. A fraction of the output voltage $b\hat{V}_0$ (b is a fraction, which is taken across $R_2$ and the potentiometer) is compared with the reference voltage $V_R$ . The difference ( $bV_0 - V_R$ ) is amplified by the transistor $Q_2$ . Because the emitter of $Q_2$ is not at ground potential, there is constant voltage $V_R$ . Therefore the net voltage to the Base - Emitter of the transistor $Q_2$ is $(hV_0 \cdot V_R)$ . As $V_0$ increases, $(hV_0 - V_R)$ increases. When input voltage increases by $\Lambda V_p$ , the base-emitter voltage of $Q_2$ increases. So Collector current of $Q_2$ increases and hence there will be large current change in $R_1$ . Thus all the change in $V_1$ will appear across $R_3$ itself. $V_{BE}$ of the transistor $Q_1$ is small. Therefore the drop across $R_3 \cap V_{CB}$ of $Q_1 \cap V_{CF}$ of $Q_1$ since $V_{BF}$ is small. Hence the increase in the voltage appears essentially across $Q_1$ only. This type of circuit takes care of the increase in input voltages only. If the input decreases, output will also decrease. (If the output were to remain constant at a specified value, even when $V_1$ decreases, buck and boost should be there. The tapping of a transformer should be changed by a relay when $V_1$ changes). $V_2$ is the output resistance of the unregulated power supply which preceds the regulator circuit, $V_2$ is the output resistance of the rectifier, filter circuit or it can be taken as the resistance of the DC supply in the lab experiment. The expression for $S_V$ (Stability factor) $\doteq \frac{\Delta V_0}{\Delta V_c}$ $$= \left[\frac{R_1 + R_2}{R_2}\right] \frac{\left(R \text{ in parallel with } R_2\right) + h_{e2} + \left(I + h_{e2}\right)R_2}{h_{e2}R_2}$$ R<sub>2</sub> \* Zener diode resistance (typical value) $$R_0 = \frac{r_0 + \frac{R_0 + h_{,e1}}{1 + h_{,e1}}}{1 + G_m \left( R_0 + r_0 \right)}, \qquad G_m = \frac{\Delta I_{,e2}}{\Delta V_0}$$ The preset pot or trim pot $R_s$ in the circuit is called as *sampling resistor* since it controls or samples the amount of feedback. ## Preregulator It provides constant current to the cullector of the DC amplifier and the base of control element. If $R_3$ is increased, the quantity $\frac{R_3 + h_{ini}}{1 + h_{ini}}$ also increases, but then this term is very small, since it is being divided by hie- ## 3.12.4 Negative Voltage regulator Sometimes it is required to have negative voltage viz., $-6V_c = 18V_c = 21V$ etc with positive terminal grounded. This type of circuit supplies regulated negative voltages. The input should also be negative DC voltage. #### 3.12.5 VOLTAGE REGULATOR WITH POLIDBACK CURRENT LIMITING In high current voltage regulator circuits, constant load current limiting is employed, i.e. The load current will not increase beyond the set value. But this will not ensure good protection. So foldback current limiting is employed. When the output is shared, the current will be varying. The series pass transistors will not be able to dissipate this much power, with the result that it may be damaged. So when the output is shorted or when the load current exceeds the set value, the current through the series transistors decrease or folds back. #### 3.17.6 SWITCHING REGULATORS In the voltage regulator circuit, suppose the output voltage should remain constants at 46V, the input can be upto +12V or +15V maximum. If the input voltage is much higher, the power dissipation across the transistor will be large and so it may be damaged. So to prevent this, the input is limited to around twice that of the input. But if, higher input fluctuations were to be tolerated, the voltage regulators IC is used as a switch between the input and the output. The input voltage is not connected permanently to the regulator circuit but ON:OFF will occur at a high frequency (50 KHz) so that output is constantly present. A simple voltage regulator circuit using CA3085A is as shown in Fig. 3.36. It gives 6 V constant output upto 100 mA. Fig. 3.36 CA 3085A IC voltage regulator. $$V_0 = \frac{\beta A_V}{\left(1 + \beta A_V\right)}$$ $$\beta = \frac{R_2}{R_1 - R_2}$$ RCA (Radio Corporation of America) uses for the ICs, alphabets CA. CA3085A is voltage regulator, LM309 K -- is another Voltage Regulator IC. $\mu A716C_{\odot}$ is head phone amplifier, delivers 50 mW to, 500-600 $\Omega$ load CA3007 is low power class AB amplifier, and delivers 30 mW of output power. MC1554 is 20W class B power amplifier. ## Preregulator The value of the stability factor $S_V$ of a voltage regulator should be very small, $S_V$ can be improved if $R_1$ is increased (from the general expression) since $R_3 \equiv (V_1 - V_0)/I$ . We can increase $R_3$ by decreasing I, through $R_3$ . The current I through $R_3$ can be decreased by using a Darlington pair for $Q_1$ . To get even better values of $S_V$ , $R_3$ is replaced by a constant current source circuit, so that $R_3$ tends to infinity $(R_1 \to \infty)$ . This constant current source circuit is often called a transistor preregulator. $V_4$ is the maximum value of input that can be given. ## Short Circuit Overload Protection Overload means overload current (or short circuit). A power supply must be protected further from damage through overload. In a simple circuit, protection is provided by using a fuse, so that when current excess of the rated values flows, the fuse wire will blow off, thus protecting the components. This fuse wire is provided before r<sub>n</sub>. Another method of protecting the circuit is by using diodes. Fig. 3.37 Circuit for short circuit protection. Zener diodes can also be employed, but such a circuit is relatively costly. The diodes D<sub>2</sub> and D<sub>2</sub> will start conducting only when the voltage drop across R<sub>3</sub> exceeds the current in vultage of both the diodes D<sub>1</sub> and D<sub>2</sub>. In the case of a short circuit the current I<sub>0</sub> will increase upto a limiting point determined by $$t_{g} = \frac{V_{\gamma_{1}} + V_{\gamma_{2}} + V_{BET}}{R_{g}}$$ When the output is short circuited, the collector current of $Q_2$ will be very high $I_3$ , $R_3$ will also be large. - The two diodes D<sub>1</sub> and D<sub>2</sub> start conducting. ٠. - The large collector current of $Q_0$ passes through the diodes $D_1$ and $D_2$ and not through the transistor $Q_1$ . - Transistor $Q_1$ will be safe, $D_1$ and $D_2$ will be generally si diodes, since out in voltage is 0.6V. So I<sub>e</sub> R<sub>S</sub> drop can be large. ## Problem 3.14 Choose Design a series regulated power supply to provide a nominal output voltage of 25V and supply load current $I_1 \le IA$ . The unregulated power supply has the following specifications $V_1 = 50 \pm 5V_2$ . and $\mathbf{r}_0 = 10 \Omega$ . Given: $R_2 = 12 \Omega$ at $I_2 = 10$ mA. At $I_{C2} = 10$ mA, $\beta = 220$ , $h_{R2} = 800 \Omega$ , $h_{fe2} = 200$ , $I_1 = 10$ mA. The reference diodes are chosen such that $V_{R} \stackrel{v}{=} \frac{v_0}{2}$ . $$\frac{V_0}{2} = 12.5 \text{ V}$$ $\odot$ Two Zener diodes with breakdown voltages of 7.5 V in series may be connected. $$R_y = 12 \Omega$$ at $I_Z = 20 \text{ mA}$ $I_{CO} = I_{EO} = 10 \text{ mA}$ Choose At $I_{\rm C_1}=10$ mA, the h-parameters for the transistor are measured as, $$\beta = 220, \quad h_{102} = 800 \ \Omega, \quad h_{62} = 200$$ $$I_1 = 10 \ \text{mA}, \text{ so that } I_2 = I_{101} + I_{102} = 20 \ \text{mA}$$ $$R_0 = \frac{V_0 - V_R}{I_{10}} = \frac{25 - 15}{10} - 1K\Omega$$ :. $$I_{H2} = \frac{I_{C_2}}{B} = \frac{10 \text{ mA}}{220} = 45 \mu \text{A}$$ Choose I<sub>1</sub> as 10 mA for si transistors, V<sub>BE</sub> = 0.6 V $$V_{2} = V_{BE2} - V_{R} = 15.6 \text{ V}$$ $$R_{2} = \frac{V_{0} - V_{2}}{I_{1}} = \frac{25 - 15.6}{10 \times 10^{-3}} - 940 \Omega$$ $$R_{2} \simeq \frac{V_{2}}{I_{1}} - \frac{15.6}{10 \times 10^{-3}} = 1,560 \Omega$$ For the transistor $Q_{ij}$ choose $I_{ij}$ as 1A and $h_{f,E_{ij}} = 125$ (d.c. current gain $\beta$ ) $$I_{B1} = \frac{I_{11} + I_{12} + I_{13}}{h_{\{g\}}(\beta)} \qquad I_{C_{11} = I_{E_{11}} - I_{E_{12}} + I_{12} + I_{23}}$$ $$= \frac{1000 \cdot 10 \cdot 10}{125} = 8 \text{ mA}$$ (EXC Current gain) The current through resistor $R_1$ is $1 = I_{B1} + I_{C2} = 8 + 10 = 18$ mA The value of R<sub>3</sub> corresponding to V<sub>1</sub> = 45 V and I<sub>1</sub> = 1A is (since these are given in the problem) V<sub>1</sub> = 50 + 5, 45 V $$R_3 = \frac{V_1 - \left(V_{\text{BE}_1} + V_0\right)}{I} = \frac{50 - 25.6}{18 \times 10^{-3}} = 1,360 \ \Omega.$$ Voltage regulator is a circuit which maintains constant output voltage, irrespective of the changes of the input voltage or the current. Stabilizer - If the input is a.c., and output is also a.c., it is a stabilizer circuit. ## 3.13 TERMINOLOGY **Load Regulation**: It is defined as the % change in regulated output voltage for a change in load current from minimum to the meximum value. $\mathbf{E}_1$ = Output volrage when $\mathbf{I}_{\mathbf{L}}$ is minimum (rared value) $E_1$ = Output voltage when $I_1$ is maximum (rated value) % load regulation = $\frac{E_1 \cdot E_2}{E_1} \times 100^{-1}$ % : $E_1 \ge E_2$ . This value should be small. Line Regulation: It is the % change in Vo for a change in Vo $$= \frac{\Delta V_0}{\Delta V_1} \times 100 \%$$ In the Ideal case $-\Delta V_0 = 0$ when $V_0$ remains constant. This value should be minimum. Load regulation is with respect to change in l Line regulation is with respect to change in V<sub>p</sub> Ripple Rejection: It is the ratio of peak to peak output ripple voltage to the peak to peak input ripple voltage. $$\frac{V_{ij}(p-p)}{V_{ij}(p-p)}$$ ## SUMMARY - Rectifier circuit converts AC to Unidarectional Flow. - Filter Circuit converts Unidirectional flow to DC. It minimises Ripple. - · The different types of filter circuits are - 1. Capacitor Filter - Inductor Filter - 3. L-Section (LC ) Filter. - π-Section Filter - CRC and CLC Filters - Rapple Factor = $\frac{\Gamma_{max}^2}{\Gamma_{DC}}$ . For Half Wave Rectifier, $\gamma$ = 1.21, for Full Wave Rectifier $\gamma$ = 0.482 - · Expression for Ripple Factor for C Filter, $$\gamma = \frac{1}{4\sqrt{3}f \, CR_{L}}$$ Expression for Ripple Factor for I. Filter, $$y = \frac{R_1}{4\sqrt{3}\omega L}$$ Expression for Ripple Factor for LC Filter. $$y = \frac{\sqrt{2}}{3} \times \frac{1}{2\omega C} \times \frac{1}{2\omega L}$$ Expression for Ripple Factor for π Filter, $$\gamma = \frac{\sqrt{2} X_C}{R_1} \Biggl( \frac{X_{C_1}}{X_{L_2}} \Biggr)$$ - Critical inductance $L_C \ge \frac{R_L}{3\omega}$ - Bleeder Resistance $R_B = \frac{3X_L}{2}$ ## OBJECTIVE TYPE QUESTIONS | 1. | Rectifier | Converts | 10 | ) | |----|-----------|----------|----|---| | J. | RECUIRE | COMPERS | | | - 2. Filter Circuit Converts ...... to ....... to ............ - 3. Ripple Factor in the case of Full Wave Rectifier Circuit is ...... - 5. In the case of LC Filter Circuits, Bleeder Resistance ensures - (1) ...... - (2) ..... ## ESSAY TYPE QUESTIONS - Obtain the expression for ripple factor in the case of Full Wave Rectifier Circuit with Capacitor Filter. - Explain the terms Swinging Choke and Bleeder Resistor. - Compare C. L., L-Section, π-Section (CLC and CRC.) Filters in all respects. | | | | MI) | TTIPLE CI | HOICE | QUESTION | S | | | |----|-----|--------------------------|------------|----------------|------------------|----------------|----------|-------|------------------| | I, | _ | ial types of d<br>called | iodes | in which to | ansition | time and ste | rage ti | ime a | rc made small | | | (a) | Snap diodes | (b) | Rectifier di | $odes(\epsilon)$ | Storage dio | des | (d) | Memory diodes | | 2. | The | Circuit which | conv | erts undized | rional fl | ow to D.C. i | a called | ı | | | | (a) | Rectifier circ | uit | | (b) | Converter o | | | | | | (c) | filter circuit | | | (d) | Eliminator | | | | | 3. | For | ideal Rectifier | hne 1 | filter circuit | ts, % reg | ulations mu | șt be " | - | | | | (a) | 1% | <b>(b)</b> | 0.1 % | (c) | 5% | (d) | 0% | | | 4. | The | value of curre | nt 1ba | it Nows thro | ugh K, í | n a 'π' sectio | n filter | сігет | it at no load is | | | (a) | ø | | 0.1 mA | | | (d) | few | | # Transistor Characteristics ## In this Chapter, - The principle of working of Bipolar Junctions Transistors, (which are also simply referred as Transistors) and their characteristics are explained. - The Operation of Transistor in the three configurations, namely Common Emitter, Common Base and Common Collector Configurations is explained. - The variation of current with voltage, in the three configurations is given. - The structure of Junction Field Effect Transistor (JFET) and its V-I characteristics are explained. - The structure of Metal Oxide Semiconductor Field Effect Transistor (MOSFET) and its V-I characteristics are explained. - JFET amplifier circuits in Common Source (CS) Common Drain (CD) and Common Gate (CG) configurations are given. ## 4.1 BIPOLAR JUNCTION TRANSISTORS (BJT'S) The device in which conduction takes place due to two types of carriers, electrons and holes is called a Bipolar Device. As p-n junctions exist in the construction of the device, it is a junction device. When there is transfer of resistance from input side which is Forward Biased (low resistance) to output side which is Reverse Biased (high resistance), it is a **Trans Resistor or Transistor Device**. There are two types of transistors NPN and PNP. In NPN Transistor, a p-type Silicon (Si) or Germanium (Ge) is sandwiched between two layers of n-type silicon. The symbol for PNP transistor is as shown in Fig. 4.1 (b). Fig. 4.1 Transistor symbols. The three sections of a transistor are Emitter, Base and Collector. If the arrow mark is towards the base, it is PNP transistor. If it is away then it is NPN transistor. The arrow mark on the emitter specifies the direction of current when the emitter base junction is forward biased. When the PNP transistor is forward biased, holes are injected into the base. So the holes move from emitter to base. The conventional current flows in the same direction as holes. So arrow mark is towards the base for PNP transistor. Similarly for NPN transistor, it is away. DC Emitter Current is represented as I<sub>E</sub>, Base Current as I<sub>B</sub> and Collector Current as I<sub>C</sub>. These currents are assumed to be positive when the currents flow into the transistor. V<sub>EB</sub> refers to Emitter - Base Voltage. Emitter (E) Voltage being measured with reference to base B (Fig. 4.2). Similarly V<sub>CB</sub> and V<sub>CE</sub>. Fig. 4.2 Current components in a pnp transistor. #### 4.1.1 POTENTIAL DISTRIBUTIONS THROUGH A TRANSISTOR Fig. 4.3 shows a circuit for a PNP transistor. Emitter Base Junction is Forward Biased Collector -Base Junction is reverse biased. Fig. 4.4 (a) shows potential distribution along the transistor (x). When the transistor is open circuited, there is no voltage applied. The potential barriers adjust themselves to a height $V_p$ , $V_p$ will be few tenths of a volt. It is the barrier potential. So when the transistor is open circuited holes will not be injected into the collector. (Potential barrier exists all along the base width, since the holes from emitter have to reach collector and not just remain in base). Fig 4.3 PNP transistor circuit connections. But when transistor bias voltages are applied, emitter base junction is forward biased and the collector base junction is reverse biased. The base potential almost remains constant. But if the reverse bias voltage of collector - base junction is increased, effective base width decreases. Since EB junction is forward biased, in a PNP transistor, the emitter base barrier is lowered. So hotes will be injected into the base. The injected biles diffuse into the collector across the n-type material (base). When FB junction is forward biased emitter - base potential is increased by V<sub>pg</sub>. Similarly collector base potential is reduced by $|V_{cig}|$ . Collector base junction is reverse biased. So collector extends into the base or depletion region width increases. Emitter - Base Junction is to be Forward Biased because, the carriers must be injected and Collector - Base Junction must be reverse biased, because the carriers must be attracted into the Collector Region. Then only current flow results through the transistor. #### 4.1.2 TRANSISTOR CURRENT COMPONENTS Consider a PNP transistor. When Emitter - Base junction is forward biased, holes are injected into the base. So this current is $I_{\rm pE}$ ( holes crossing form Emitter to base ). Also electrons can be injected from base to emitter { which also contribute for emitter current $I_{\rm E}$ ). So the resulting current is $I_{\rm nE}$ . Therefore the total emitter current $I_{\rm rE} = I_{\rm nE} + I_{\rm nE}$ . The ratio of $\frac{I_{pE}}{I_{nH}}$ is proportional to the ratio of conductivity of the 'p' material to that of 'n' material. In commercial transistor the *Doping of the Emitter is made much large shan the Doping of the Base*. So 'p' region conductivity will be much larger than 'n' region conductivity. So the emitter current mainly consists of heles only. ( Such a condition is desired since electron hole recombination can take place at the emitter junction ). *Collector is lightly doped. Basewidth is narrow* ( Fig. 4.4(a)). All the holes injected from emitter to base will not reach collector, since some of them recombine with electrons in the base and disappear. Fig 4.4 Potential barrier levels in a transistor. If $I_{p_E}$ is the current due to holes at the Emitter Junction, $I_{p_E} \geq I_{p_C}$ , since some holes have recombined with electrons in the base. The recombination current is equal to $\{I_{p_E} - I_{p_C}\}$ . If the emitter is open circuited, so that $I_p = 0$ , then $I_p$ would be zero. Under these conditions, junction acts as a reverse biased diode. So the Collector Current is approximately equal to reverse saturation Current $I_{CO}$ . If $I_E \neq 0$ , then $I_C = I_{CO} + I_{p_C}$ . For a PNP transistor, $I_{CO}$ consists of holes moving from left to right (base to collector) and electrons crossing in the opposite direction. In the base, which is *n-type*, holes are the minority carriers. In the collector, which is 'p' type, electrons are the minority carriers. $I_{CO}$ is due to minority carriers. Currents entering the transistor are positive. For NPN transistor, $I_{CO}$ consists of electrons, the minority carriers in the base moving to collector and holes from collector moving to base. So the direction of $I_{CO}$ for NPN transistor is the same as the conventional current entering into the transistor. Hence $I_{CO}$ is positive for NPN translator. Emitter Efficiency (y): $$\gamma = \frac{Cur_{rem} \text{ due to Injected at the Emirrer - Base Junction}}{Total Ensitter Current}$$ For a PNP transistor, $$\gamma = \frac{I_{pE}}{I_{nE} + I_{nE}} = \frac{I_{pE}}{I_{E}}$$ Value of y is always less than 1. $I_{\rm pL}$ = Current due to injected holes from emitter to base $I_{\rm pL}$ = Current due to injected electrons from base to emitter. ## Transportation Factor ( B\*) : $$\beta^* = \frac{\text{Current due to injected carriers reaching B-C junction}}{\text{Injected carrier current at entitier - base junction}}$$ For a PNP transistor. $$\beta' = \frac{I_{p^{c}}}{I_{p^{c}}} = \frac{I_{p} \text{ in the Collector}}{I_{p} \text{ in the Emitter}} = \frac{\text{Hole Current in the Collector}}{\text{Hole Current in the Emitter}}$$ ## Large Signal Current Gain ( a. ). $$\alpha = \frac{Collector Current}{Emitter Current}$$ $$\alpha = \frac{I_{pC}}{I_{C}}$$ Multiplying and dividing by $I_{ac}$ . $$\alpha = \frac{I_{pf}}{I_{pE}} \times \frac{I_{pF}}{I_{E}}$$ $$\frac{I_{pc}}{I_{pF}} = \beta^{*} : \qquad \qquad \frac{I_{pE}}{I_{E}} = \gamma$$ $$\alpha = \beta^{*} \times \gamma$$ #### 4.1.3 Transistor As An Amplifier A small change $\Delta V_{\parallel}$ of Emitter - Base Voltage causes relatively large Emitter - Current Change $\Delta I_{\perp}$ , $\alpha'$ is defined as the ratio of the change in collector current to the change in emitter current. Hecause of change in emitter current $\Delta I_{\perp}$ and consequent change in collector current, there will be change in output voltage $\Delta V_{\perp}$ . $$\Delta V_{G} = \alpha' \times R_{L} \times \Delta I_{F}$$ Since $\alpha' = \frac{\Delta I_{C}}{\Delta I_{L}}$ $\Delta V_{G} = C \times \Delta I_{F}$ $\Delta V_{_1}=f_{_2}^* \times \Delta I_{_{\Xi}}$ $R_{_1}$ is load resistance. Therefore, the voltage amplification is, $$\begin{split} \mathbf{A}_{\mathbf{V}} &= \frac{\Delta V_0}{\Delta V_0} = \frac{\alpha' R_L \Delta I_0}{r_c' \Delta I_L} \\ \mathbf{A}_{\mathbf{V}} &= \frac{\alpha' R_L}{r_c'} : \alpha' = \frac{\Delta I_C}{\Delta I_E} \bigg|_{\mathbf{V}_{CH} = K} \\ \mathbf{R}_L \geq r_c' \\ \mathbf{A}_{\mathbf{V}} \geq 1 \\ \alpha' &= \mathbf{Small Signal Forward - Circuit Current Gain.} \\ r_c' &= \mathbf{Emitter Junction Resistance.} \end{split}$$ The term, $\mathbf{r}^*$ is used since this resistance does not include contact or lead resistances. $\mathbf{r}^*$ value is small, because emitter - base function is forward biased. So a small change in emitter base voltage produces large change in collector base voltage. Hence, the transistor acts as an amplifier. ( This is for common base configuration. Voltages are measured with respect to base ). The input resistance of the circuit is low (typical value $40\Omega$ ) and output resistance is high $(3,000\Omega)$ . So current from low resistance input circuit is transferred to high resistance output circuit (R<sub>1</sub>). So it is a transfer resistor device and abbreviated as transistor. The magnitude of current remains the same ( $\alpha t \approx 1$ ). ## 4.2 TRANSISTOR CONSTRUCTION Two commonly employed methods for the fabrication of diodes, transistors and other semiconductor devices are 1. Grown type 2. Alloy type ## 4.2.1 GROWN TYPE It is made by drawing a single crystal from a melt of Silicon or Germanium whose impurity concentration is changed during the crystal drawing operation. #### 4.2.2 ALLOY TYPE A thin wafer of *n-type* Germanium is taken. Two small duts of indium are attached to the wafer on both sides. The temperature is raised to a high value where indium melts, dissolves Germanium beneath it and forms a saturator solution. On cooling, indium crystallizes and changes Germanium to *p-type*. So a PNP transistor formed. The doping concentration depends upon the amount of indium placed and diffusion length on the temperature ruised. #### 4.2.3 Manufacture of Grown Junction Transistor Grown Junction Transistors are manufactured through growing a single crystal which is slowly pulled from the melt in the crystal growing furnace Fig. 4.5. The purified polycrystalline semiconductor—is kept in the chamber and heated in an atmosphere of N, and H, to prevent oxidation. A seed crystal attached to the vertical shaft which is slowly pulled at the rate of (1 mm / 4hrs) or even less. The seed crystal initially makes contact with the molten semiconductors. The crystal starts growing as the seed crystal is pulled. To get n-type importaies, to the molten polycrystalline solution, importities are - 1. Furnace - 2. Molten Germanium - 3. Seed Crystal - 4. Gas Inlet - Gas Outlet - Vertical Drive Flg 4.5 Crystal growth. added. Now the crystal that grows is *n-type* semiconductor. Then *p-type* impurities are added. So the crystal now is *p-type*. Like this NPN transistor can be fabricated ## 4.2.4 Diffusion Type Of Transistor Construction To fabricate NPN transistor, n-nppc 'Si' ( or 'Ge' ) wafer is taken. This forms the collector, Base-collector junction areas is determined by a mask and diffusion length, p-type impurity (Boron) is diffused into the wafer by diffusion process. The wafer to be diffused and the Boron wafer which acts as p-type impurity, are placed side by side. Nitringen gas will be flowing at a particular rate, before the Boron is converted to Boron Oxide and this gets deposited over Siliconwafer, Baron is driven inside by drive in diffusion process. So the base-collector junction will be formed. Now again n-nppe impurity ( Phosphorus ) is diffused into the Base Area in a similar way. The different steps in process are: - 1. Oxidation - 2. Photolithography - 3. Diffusion - 4. Metallization - Encapsulation ## 4.2.5 EPITAXIAL TYPE latthis process, a very thick, high purity (high resistance), single crystal layer of Silicon or Germanium is grown as a heavily doped substrate of the same material. (n on n') or (p on p<sup>†</sup>). This forms the collector. Over this base and emitter are diffused. *Epitact* is a grock word. *Epitact* one n'ON' *Taxi* means 'ARRANGEMENT'. This technique implies the growth of a crystal on a surface, with properties identical to that of the surface. By this technique abrupt step type p-n junction can be formed. The structure is shown in Fig 4.6 (a). Fig 4.6 (a) Epitaxial type transistor. ## 4.3 THE EBERS - MOLL EQUATION #### EBERS - MOLL MODEL OF A TRANSISTOR A transistor can be represented by two diodes connected back to back. Such a circuit for a PNP transistor shown is called *Eber - Moll Model*. The transistor is represented by the diodes connected back to back. $I_{EO}$ and $I_{CO}$ represent the reverse saturation currents. $\alpha_N I_F$ is the current source. $\alpha_i I_C$ represents the current source in inverted mode ( Fig. 4.7 ). Fig 4.7 Eher-Moll Model of PNP transistor. A transistor cannot be formed by simply connecting two diodes since, the base region should be narrow. Otherwise the majority carriers emitted from the emitter will recombine in the base and disappear. So transistor action will not be seen. $$\begin{split} I_E &= I_{pE} + I_{rE} = I_{pr}(\sigma) + I_{rp}(\sigma) \\ I_{pn}(\sigma) &= \frac{\operatorname{Ar} D_p \, p_{n\sigma}}{w} \, \left[ e^{V_C / V_T} - 1 \right] + \left[ e^{V_E / V_T} - 1 \right] \\ I_{pn}(\sigma) &= \frac{\operatorname{Ar} D_n \, n_{EO}}{L_L} \, \left[ e^{V_E / V_T} - 1 \right] \\ \vdots \\ I_E &= a_{11} \left( e^{V_E / V_T} - 1 \right) = a_{12} \left( e^{V_C / V_T} - 1 \right) \\ \vdots \\ a_{11} &= A_e \left( \frac{D_p \, p_{n\sigma}}{w} + \frac{D_n \, n_{EO}}{L_E} \right) \\ a_{12} &= \frac{-\operatorname{Ae} D_p \, p_{n\sigma}}{w} \\ I_C &= a_{21} \left( e^{V_E / V_T} - 1 \right) + a_{22} \left( e^{V_C / V_T} - 1 \right) \\ \vdots \\ a_{21} &= \frac{-\operatorname{Ae} D_p \, p_{n\sigma}}{w} \, ; \, a_{22} = \operatorname{Ae} \left( \frac{D_p \, p_{n\sigma}}{w} + \frac{D_r \, n_E}{L_C} \right) \\ \vdots \\ a_{2n} &= a_{n1} \, ; \, \text{Equations (1) and (2) are called } \, \text{Eber-Moli Equations.} \end{split}$$ ## 4.4 TYPES OF TRANSISTOR CONFIGURATIONS Transistors (BJTs ) are operated in three configuration namely, - 1. Common Base Configuration (C.B) - Common Emitter Configuration (C.E) - Common Collector Configuration (C.C) Fig. 4.8 Common base amplifier circuit. ## 4.4.1 COMMON BASE CONFIGURATION (C.B) The base is at ground potential. So this is known as Common Base Configuration or Grounded Base Configuration. Emitter and Collector Voltages are measured with respect to the base. The convention is currents, entering the transistor are taken as positive and those leaving the transistor as negative. For a PNP transistor, holes are the majority carriers. Emitter Base Junction is Forward Biased. Since holes are entering the base or $l_{ij}$ is positive. Holes through the base reach: collector. It is flowing out of transistor. Hence It is negative, similarly $I_{\mathbf{g}}$ is negative. The characteristics of the transistor can be described as: $$V_{EB} = f_{\parallel}(V_{CB}, I_{E})$$ $V_{EB} = f_i(V_{CB}, I_E)$ Dependent Variables are Input Voltage and Output Current. $$\mathbf{I}_{\mathbf{C}} = \{\mathbf{I}_{\mathbf{C}}(\mathbf{V}_{\mathbf{C}\mathbf{B}^{*}}, \mathbf{I}_{\mathbf{F}})\}$$ Independent Variables are Input Current and Output Voltage. For a Forward Biased Junction $V_{gg}$ is positive, for reverse bias collector junction $V_{gg}$ is negative. ## Transistor Characteristics in Common Base Configuration The three regions in the output characteristics of a transistor are - ŀ. Active region - Saturation region - 3. Cut off region The input and output characteristics for a transistor in C.B configuration are as shown in Fig. 4.9 (a) and (b). When $l_{\rm g}$ = 0, the emitter is open circuited. So the transistor is not conducting and the $I_{\rm CBO}$ is not considered. Generally the transistor is not used in this mode and it is regarded as cut off","Even though I<sub>Cree</sub> is present it is very small for operation. During the region OA, for a small variation of $V_{\rm pc}$ there is very large, change in current $I_{\rm c}$ with $I_{\rm c}$ . So current is independent of voltage. There is no control over the current. Hence the transistor can not be operated in this region. So it is named as Naturation region. The literal meaning of saturation should not be taken. The region to the right is called active region. For a given $V_{eg}$ , with $I_{e}$ increased, there is no appreciable change in I,... It is in saturation. When transistor is being used as a switch, it is operated between out off and saturation regions. Fig 4.9 (a) Input characteristics in C.B configuration (b) Quiput characteristics in C.B configuration. ## EARIA EFFECT The collector base junction is reverse biased. If this , reverse bias voltage—is increased, the space charge width at the *n-p region* of Base - Collector Junction of PNP Transistor increases. So effective base width decreases (Fig. 4.10) $$V_0 = \frac{e.N_A}{2\epsilon}.W^2$$ Fig 4.10 Early effect. W = Space Charge Region Width. The decrease in base width with increase in collector reverse bias voltage is known as Early Effect. When the base width decreases, the probability of recombination of holes and electrons in the base region is less. So the transportation factors $\beta^*$ increases. ## 4.4.2 COMMON EMH TER CONFIGURATION (C.E.) In this circuit Fig 4.11, emitter is common to both base and collector. So this is known as CE configuration or grounded emitter configuration. The input voltage $V_{\rm pr}$ , and output current $I_{\rm c}$ are taken as the dependent variables. These depend upon the output voltage $V_{\rm CE}$ and input current $I_{\rm u}$ . $$\begin{aligned} \mathbf{V}_{\mathrm{HE}} &= f_{1} \left( \mathbf{V}_{\mathrm{CE}}, \mathbf{I}_{\mathrm{B}} \right) \\ \mathbf{I}_{\mathrm{C}} &= f_{2} \left( \mathbf{V}_{\mathrm{CE}}, \mathbf{I}_{\mathrm{B}} \right) \end{aligned}$$ ## INPUT CHARACTERISTICS If the collector is shorted to the emitter, the transistor is similar to a Forward Biased Diode. So $I_{\rm g}$ increases as $V_{\rm gg}$ increases. The input characteristics are as shown Fig 4.11 Common Emitter pap transistor amplifier circuit. in Fig. 4.12. $I_{\rm p}$ increases with $V_{\rm RE}$ exponentially, beyond cut-in voltage $V_{\rm p}$ . The variation is similar to that of a Forward Biased Diode. If $V_{\rm RE}=0.1_{\rm p}=0$ , since emitter and collector junctions are shorted. If $V_{\rm CE}$ increases, base width decreases (by Early effect ), and results in decreased recombination. As $V_{\rm CE}$ is increased, from -1 to -3 $I_{\rm p}$ decreases. $V_{\rm p}$ is the cut in voltage. Flg 4.12 Input characteristics in C.E configuration. $$I_E + I_B + I_C = 0$$ $I_F = -(I_B + I_C)$ As V<sub>CE</sub> increases, I<sub>C</sub> increases, therefore I<sub>B</sub> decreases. Therefore, base recombination will be less. The input characteristics are similar to a forward biased p-n junction diode. $$I_{B} = I_{o} \left[ e^{\frac{V_{10}}{nV_{1}}} - 1 \right]$$ The input characteristics IB vs VBE follow the equation, $$I_B = I_o \left[ e^{\frac{V_{HE}}{nV_1}} - 1 \right]$$ ## OUTPUT CHARACTERISTICS The transistor is similar to a Collector Junction Reverse Biased Diode. The output characteristics is divided into three regions namely, - 1. Active Region. - 2. Saturation Region - 3. Cut-Off Region. These are shown in Fig 4.13. If $I_B$ increases, there is more injection into the collector. So $I_C$ increases. Hence characteristics are as shown. The output characteristics are similar to a reverse biased p-n junction. (Collector Base junction is reverse biased). They follow the equation. $$I_C = I_0 \left[ e^{\frac{V_{CC}}{nV_{\gamma}}} - 1 \right]$$ The three different regions are - 1. Active Region - 2. Saturation Region - 3. Cut-off Region. Fig 4.13 Output characteristics in C.E Configuration. $$\begin{aligned} & \mathbf{I}_{g} + \mathbf{I}_{c} + \mathbf{I}_{g} = \mathbf{0} \\ & \therefore & \mathbf{I}_{g} = -\left(\mathbf{I}_{g} + \mathbf{I}_{c}\right) \\ & - \mathbf{I}_{c} = +\mathbf{I}_{CO} - \alpha \cdot \mathbf{I}_{g} \\ & \mathbf{But} & \mathbf{I}_{g} = -\left(\mathbf{I}_{g} + \mathbf{I}_{c}\right) \\ & \therefore & \mathbf{I}_{C} = -\mathbf{I}_{CO} + \alpha \cdot \mathbf{I}_{g} + \alpha \cdot \mathbf{I}_{c} \\ & \mathbf{I}_{C} \left(\mathbf{I} - \alpha\right) = -\mathbf{I}_{CO} + \alpha \cdot \mathbf{I}_{g} \end{aligned}$$ If the transistor were to be at cut off, $I_n$ must be equal to zero. ## Test for Saturation 1. $$\|\mathbf{i}_{\mathbf{g}}\| \ge \left\| \frac{\mathbf{I}_{U}}{\beta} \right\|$$ If V<sub>CB</sub> is positive for PNP transistor and negative for NPN transistor, the transistor is in saturation. #### COMMON EMITTER CUT OFF REGION If a transistor was to be at cut off, $I_C = 0$ . To achieve this, if the emitter-base junction is open circuited, there cannot be injection of carriers from E to C, through B. Hence $I_C = 0$ . (Any reverse saturation current flowing because of thermal agitation is very small. So the transistor cannot be operated). But in the case of C.E configuration, even if $I_B$ is made 0, the transistor is not cut off. $I_C$ will have a considerable value even when $I_B = 0$ . The circuit is shown in Fig. 4.14. Fig 4.14 Common Emitter Cut-off region. Because, $$\begin{aligned} \mathbf{I}_{C} &= -\alpha \mathbf{I}_{E} + \mathbf{I}_{CD}, \\ \alpha &= \text{Current gain}; \\ \mathbf{I}_{CO} &= \text{Reverse saturation current in the collector.} \end{aligned}$$ But $$\begin{aligned} \mathbf{I}_{E} &= -(\mathbf{I}_{B} + \mathbf{I}_{C}). \\ \mathbf{I}_{B} &= \mathbf{0}_{C} \mathbf{I}_{E} = -\mathbf{I}_{C} \\ & \triangle & \mathbf{I}_{C} = -\alpha(-\mathbf{I}_{C}) + \mathbf{I}_{CO} \\ \text{or} & \mathbf{I}_{C} &= \mathbf{I}_{CO} \end{aligned}$$ or $$\begin{aligned} \mathbf{I}_{C} &= \frac{\mathbf{I}_{CO}}{\mathbf{I}_{C}} &= \mathbf{I}_{CBO} \end{aligned}$$ In order to achieve out-off in the Common Emitter Configuration, Emitter Base Junction should be reverse biased, $\alpha$ is constant for a given transistor. So the actual collector current with collector junction reverse biased and base open circuited is designated by $I_{COB}$ . If $\alpha \approx 0.9$ , then $I_{CBO} \approx 10\,I_{CO}$ . So the transistor is not cut off. Therefore, in the C.E configuration to cut of the transistor, it is not sufficient, if $I_{B} \approx 0$ . The Emitter Base Junction must be reverse biased, so that $I_{CO}$ is small, the transistor can be regarded as at cut off. ## REVERNE COLLECTOR SATURATION CURRENT I CBO $I_{\rm CBO}$ is due to leakage current flowing not through the junction, but around it. The collector current in a transistor, when the emitter current is zero, is designated by $I_{\rm CBO}$ | $I_{\rm CBO}$ | can be $\geq I_{\rm CO}$ | $I_{\rm CO}$ is collector reverse saturation current (when collector-base junction is reverse biased) ## SATURATION RESISTANCE For a transistor operating in the saturation region, saturation resistance for Common Emitter configuration is of importance. It is denoted by $R_{\rm CFS}$ or $R_{\rm CFS}$ 's (saturation) or $R_{\rm CS}$ $$R_{CS} = \frac{V_{t,ft}(sat)}{I_{t}}$$ The operating point has to be specified for $R_{co}$ . ## Saturation Voltage: Manufacturers specify this for a given transistor. This is done in number of ways. $R_{CS}$ value may be given for different values of $I_{\rm p}$ or they may supply the output and input characteristic for the transistor itself. $V_{\rm CE}({\rm Sat})$ depends upon the operating point and also the semiconductor material, and on the type of transistor construction. Alloy junction and epitaxial transistors give the lowest values of $V_{\rm CE}$ . Grown junction transistor yield the highest $V_{\rm CE}$ . ## DC CURRENT GAIN $\beta_{de}$ $eta_{_{BP}}$ is also designated as $h_{_{BP}}$ (DC forward current transfer ratio). $$\beta = \frac{I_S}{I_B}$$ $$I_C = \frac{V_{CS}}{R_L}$$ So if $\beta$ is known, $I_B = \left(\frac{I_C}{B}\right)$ Therefore, $\frac{I_C}{\beta}$ gives the value of base current to operate the transistor in saturation region. $\beta$ varies with $I_{\alpha}$ for a given transistor. #### Test for Saturation To know whether a transistor is in saturation or not, $$1. \qquad |I_g| \geq \frac{I_C}{h_{te}(or\beta)}$$ $V_{\rm PB}$ should be positive for PNP transistor and negative for NPN transistor. In the C.E configuration, 2. If we replace I<sub>CD</sub> by I<sub>CBO</sub>' $$I_{c} = I_{coo} \times (\beta + 1) + \frac{\alpha I_{B} \beta}{\alpha}$$ $$I_{c} = (1 + \beta) I_{coo} + \beta I_{B}$$ $\boxed{\frac{I_C=(1+\beta)\,I_{CBO}+\beta\,I_B}{I_{CBO}+\beta\,I_B}}$ Transistor is cut off when $I_C=0$ , $I_C=I_{CBO}$ and $I_B=-I_{CBO}$ . So at cut-off $\beta=0$ . # The Relationship Between $\alpha$ and $\beta$ t<sub>c</sub> = Emitter Current l = Base Current $I_{c} = Collector Current$ Since in a PNP transistor, $I_{\rm p}$ flows into the transistor. $I_{\rm p}$ and $I_{\rm p}$ flow out of the transistor. The convention is, currents leaving the transistor are taken as negative. or for PNP transistor taking the convention. $$I_{B} = \frac{-I_{C}}{\alpha}$$ $$I_{C} = \pm \frac{I_{C}}{\alpha} - I_{B}$$ $$I_{C} \left(1 - \frac{I}{\alpha}\right) = -I_{B}$$ $$I_{C} \left(\frac{(\alpha - I)}{\alpha} - -I_{B}\right)$$ or $$\frac{I_C}{I_B} = \frac{\alpha}{1-\alpha}$$ $$\frac{I_C}{I_B} = \frac{\alpha}{1-\alpha}$$ $$\frac{I_C}{I_B} = \beta = 1. \text{arge Signal Current Gain} = h_{st}$$ $$\therefore \qquad \left[ \beta = \frac{\alpha}{1-\alpha} \right].$$ # The Expression for Collector Corrent, I, : The current flowing in the circuit, when $F \cdot B$ junction is left open i.e., $I_B = 0$ and collector is reverse biased. The magnitude of $I_{CFO}$ is large. Hence the transistor is not considered to be cut off. The general expression for I<sub>n</sub> in the active region is given by, $$\begin{aligned} I_{c} &= -\alpha \ I_{p} + I_{CBC} \\ I_{1} &= -(I_{C} + I_{B}) \end{aligned} \qquad ....(1)$$ Substitute eq. (2) in eq. (1) $$\begin{aligned} & |_{C} = ||_{O} \left( |_{C} + |_{H} \right) + |_{CBO} \\ & |_{C} \left( 1 - \alpha \right) + |\alpha||_{B} + ||_{CBO} \\ & |_{C} = \frac{\alpha}{1 - \alpha} ||\mathbf{I}_{H}||_{CBO} \\ & |_{C} = \frac{\beta}{1 + \alpha} ||\mathbf{I}_{H}||_{CBO} \\ & |_{C} = \beta ||\mathbf{I}_{H}||_{CBO} \\ & |_{C} = \beta ||\mathbf{I}_{H}||_{CBO} \end{aligned}$$ where $\mathbf{I}_{\mathrm{CNO}}$ is the reverse collector to emitter current when base is open. # RELATIONSHIP BETWEEN I CRO AND I CEO $$I_c = \alpha I_c + I_{coo}$$ This is, the general expression for $I_c$ in term of a $I_c$ and $I_{cosc}$ . when $$\begin{aligned} I_B &= 0, \text{ in Common-Emitter ( C.F. ) Configuration.} \\ I_C &= I_F - I_{CLO} \\ \vdots &= I_F + I_F = 0 \\ I_B &= 0 \end{aligned} \qquad \text{( Since E-B function is left open )} \\ \vdots &= I_C \\$$ In Common Emitter Configuration, for NPN transistor, holes in the collector and electrons in the base are the minority carriers. When one hole from the collector is injected into the base, to neutralize this, the emitter bas to inject many more electrons. These excess electrons which do not combine with the hole, travel into the collector resulting in large current. Hence $I_{\rm CEO}$ is large compared to $I_{\rm CEO}$ . When E B junction is reverse biased, the emitter junction is reduced and hence $I_{\rm CEO}$ is reduced. Therefore, the expression for $\beta$ gives the ratio of change in collector current $(I_p - I_{CBO})$ to the increase in base current from cut off value $I_{CBO}$ to the $I_B$ . So $\beta$ is large signal current gain of a Transistor in Common Emitter Configuration. # 4.4.3 THE COMMON COLLECTOR CONFIGURATION (C.C) Here the load resistor $\mathbf{R}_{\parallel}$ is connected in the emitter circuit and not in the collector circuit. Input is given between base and pround. The drop across $\mathbf{R}_{\parallel}$ itself acts as the bias for emitter base junction. The operation of the circuit similar to that of Common Emitter Configuration. When the base current is $\mathbf{I}_{\text{CC}}$ , emitter current will be zero. So no current flows through the load. Base current $\mathbf{I}_{\text{p}}$ should be increased so that emitter current is some finite value and the transistor comes out of cut-off region. Input characteristics $I_{\rm B}$ vs $V_{\rm BC}$ — Output characteristics $I_{\rm C}$ vs $V_{\rm BC}$ The circuit diagram is shown in Fig. 4.15 (a) and the characteristics are shown in Fig. 4.15 (b) and (c) (a) Cirucuit for C.C configuration (b) Input characteristics in C.C configuration (c) Output characteristics in C.C configuration Fig. 4.15 The current gain in CC, 'y': It is defined as emitter current to the base current $$\gamma = -\frac{I_E}{I_B} \qquad .....(1)$$ Relationship between 'α' and 'γ': $$\alpha = -\frac{I_{C}}{I_{B}} \qquad \qquad \dots (2)$$ $$\mathbf{I}_{\mathbf{g}} + \mathbf{I}_{\mathbf{g}} + \mathbf{I}_{\mathbf{g}} = \mathbf{0}, \quad \triangle \mathbf{I}_{\mathbf{g}} = (\mathbf{I}_{\mathbf{g}} + \mathbf{I}_{\mathbf{g}}) \qquad .....(3)$$ Substitute eq. (3) in eq. (1) $$\gamma = \frac{I_E}{+(I_C + I_E)} = \frac{I}{\frac{I_C}{I_C + \frac{I_E}{I_E}}}$$ Expression for emitter current, $l_e$ : $$I_C = -\alpha I_E + \bar{I}_{CBC}$$ .....(1) $I_A = -(I_B + I_C)$ .....(2) $$I_{p} = -(I_{p} + I_{p})$$ .....(2) Substitute eq. (1) in eq. (2) $$\begin{aligned} \mathbf{l}_{E} &= -(\mathbf{l}_{B} \cdots \alpha \mathbf{l}_{E} + \mathbf{I}_{CBO}) \\ \mathbf{l}_{E} &[\mathbf{l} - \alpha] &= -\mathbf{l}_{B} - \mathbf{I}_{CBO} \\ \mathbf{l}_{E} &= -\frac{\mathbf{l}_{D}}{1 \cdot \alpha} - \frac{\mathbf{l}_{CBO}}{1 \cdot \alpha} \\ \mathbf{l}_{E} &= -\gamma \mathbf{l}_{B} + \mathbf{l}_{ECO} \\ \mathbf{l}_{ECO} &= -\frac{\mathbf{l}_{CBO}}{1 - \alpha} \end{aligned}$$ Where I is reverse emitter to collector current when base is open. # **PARAMETERS** $$\begin{split} \gamma &:= \text{Emitter Efficiency} \\ &= \frac{1}{p_E}/I_E \text{ for PNP transistor.} \\ \beta^* &= \text{Transportation factor} \\ &= \frac{I_{pC}}{I_{pE}} = \frac{\text{No, of holes reaching collector}}{\text{No, of holes emitter}} \\ \alpha &= \text{Small signal current gain} \\ &= \frac{I_{C}}{I_{cc}} \ ; \ \alpha = \beta^* \gamma \qquad \alpha < 1 \end{split}$$ $\alpha' = Small signal current gain$ $$= \partial I_{c} / \partial I_{p} = \frac{\Delta t_{c}}{\Delta I_{c}} \qquad \alpha^{r} < 1$$ $\mathbf{h}_{i,k} = [i = 1]$ arge signal current gain $$=\frac{\mathfrak{t}_{r_{1}}}{\mathfrak{t}_{n}}\qquad\beta>>1$$ $h_{aa} = B^* = Small signal correspondant$ $$=\frac{\partial I_{g}}{\partial I_{g}}=\frac{\Delta I_{g}}{\Delta I_{g}}\quad \beta^{*}>>1$$ $I_{\text{max}} = \text{Reverse saturation current when E-B junction is open circuited.}$ l<sub>crit</sub> = Normal Reverse Saturation Current $$\alpha = \frac{\beta}{1+\beta}$$ $$\beta = \frac{\alpha}{1-\alpha}$$ # 4.5 CONVENTION FOR TRANSISTORS AND DIODES Two letters followed by a number # First Letter : A → Ge devices B : Silicon devices C : Ga As devices D → Indium Antimonide # Second Letter : A → Detection diode ; B → Variable capacitance device $C \rightarrow Transistor$ for A.F application : $D \rightarrow Power$ Transistor : Y → Rectifying diode F: Transistor for R.F application Example: AF 139: It is Ge transistor for R.F applications No. 139 is design Number BY 127: Silicon rectifying diode Old System: Letter 'O' indicates that it is semiconductor device. Second letter A for diode, C for transistor. AZ for zener diode OA 81 It is semiconductor diade OC 81 : It is transistor OA Z 200 : zener diode ### Problem 4.1 Given an NPN Transistor for which $\alpha_{\rm q}$ = 0.98, $t_{\rm qp}$ = 2mA. A common emitter connection is used and $V_{\rm CC}$ = 12V, $R_{\rm q}$ = 4.0 K $\Omega$ . What is the minimum base current required in order that the transistor enter its saturation region? (Fig. 4.16) Solution This is the reverse saturation current in the C.B junction due to minurity carriers when $I_{\rm E} = 0$ . (in Covalent Bond Configuration when E - B, n is left open), $V_{\rm BE} = 0$ It is the collector correct when I<sub>B</sub> = 0 or when U - B junction is oscillator circuited in C.E configuration + Fig. 4.17.) Fig. 4.17 For Problem 4.1. ## Problem 4.2 Show that the ratio of the hole to electron currents $I_{\rm pg}/I_{\rm nf}$ crossing the emitter junction of a pnp transistor is proportional to the ratio of the conductivity of the p - type material to that of the n - type material. # Solution Assume $e^{-\frac{V_r}{V_T}}$ is much smaller than I and $e^{V_r/V_T} >> 1$ . $$I_{pp}(\sigma) = \frac{Ae |\Omega_{fl}|^n \rho_0}{Ln} \left(e^{v_{fl} - v_{fl}} - 1\right) = I_{nE}$$ $I_{np}(o) = Current due to injection of electrons from the base,$ where I<sub>ab</sub> = The electron current component of emitter current. Since, the collector is reverse biased, $V_C$ is negative $= \left(e^{-V_C - V_T} - 1\right)$ . If $$\frac{V_c}{V_T} >> 1$$ , $e^{-V_T/V_T}$ is negligible. $$\prod_{\mathbf{pn}} (\mathbf{n}) = \frac{-Ae}{w} \frac{Dp}{w} \mathbb{P}_{\mathbf{m}} \left[ \left( e^{-V_{\mathbf{C}}/V_{\mathbf{T}}} - 1 \right) + \left( e^{\frac{V_{\mathbf{E}}}{W_{\mathbf{T}}}} - 1 \right) \right]$$ $$I_{pn}(\sigma) = \frac{+A\alpha Dp_np_{nn}}{4} \left[e^{V_E/V_T}\right] = I_{ph}$$ $$\therefore \qquad \frac{I_{pE}}{I_{nE}} = \frac{Ae |Dp.p_{pe}| e^{V_E/V_T}}{w} + \frac{I.n}{Ae |Dn| n_{so}} e^{V_E/V_T}$$ $$\frac{I_{nE}}{I_{uE}} = \frac{L_n.D_p.p_{no}}{w.D_n.n_{po}} \qquad ......(3)$$ $$\sigma_p = \mu_p \times e \times p_{po}$$ But $$\mathbf{p}_{\mathbf{p}} = \frac{\mathbf{n}_{i}^{2}}{\mathbf{n}_{\mathbf{p}}}$$ $$\sigma_p = \mu_p \times e \times \frac{n_i^2}{n_{ee}}$$ and $$\sigma_n = \mu_n \times e \ n_{po} \equiv \mu_n - \mu_p \times n \times \frac{n_1^2}{p_{po}}$$ $$p_{n0} = \mu_n \times e \times \frac{n_1^2}{\sigma_n}$$ ...... (2) Substituting there two values in the above equation we get. $$\frac{I_{pE}}{I_{nE}} = \frac{L_n.D_p}{wDn} \; \frac{\mu_n.cn_n^2\sigma_p}{\sigma_n.\mu_n.cn_n^2} = \frac{\mu_n.\sigma_p}{\sigma_n.\mu_n} \; , \; \frac{L_n}{w} \; , \; \frac{D_p}{D_n}$$ But $$\frac{D_p}{\mu_n} = \frac{D_n}{\mu_n} - V_T$$ $$\therefore \frac{I_{pE}}{I_{nE}} = \frac{U_n}{w} \cdot \frac{\sigma_p}{\sigma_e}$$ ### Problem 4.3 Assuming that $\beta' = h_{\alpha}$ and $\beta \in h_{cp}$ . Show that $$h_{ig} = \frac{h_{FE}}{1 - \left(I_{CBO} + I_{FE}\right) \frac{\partial h_{FE}}{\partial I_{i}}}$$ $\beta^* \in Small Signal C.E$ current gain = $h_{r_0}$ $\beta^* \in Large Signal C.E$ current gain = $h_{r_0}$ # Solution: The relation between $\beta'$ and $\beta$ is, $$\beta' = \beta + (I_{CBO} + I_B) \cdot \frac{\partial \beta}{\partial I_B}$$ $$\frac{\partial \beta}{\partial I_B} + \frac{\partial \beta}{\partial I_C} \cdot \frac{\partial I_C}{\partial I_B} \quad (Multiplying and dividing by \; \partial I_C)$$ But $$\beta' = \frac{\partial I_C}{\partial I_B}$$ $$\therefore \qquad \frac{\partial \beta}{\partial I_B} = \beta' \cdot \frac{\partial \beta}{\partial I_C}$$ But $$\beta' = \beta + (I_{CBO}) \beta' \cdot \frac{\partial \beta}{\partial I_C}$$ $$\beta' = \beta + (I_{CBO}) \beta' \cdot \frac{\partial \beta}{\partial I_C}$$ $$\beta' = h_B = \frac{h_{FC}}{1 - (I_{CBO} + I_B) \cdot \frac{\partial \overline{h_{PE}}}{\partial I_C}} \quad \oplus \beta = h_{FE}$$ # Problem 4.4 $|f|_{\Theta} >> 1_{CHO}$ . Show that $\cdot \cdot$ $$\frac{h_{g_0} - h_{FE}}{h_{g_0}} \; = \; \frac{I_C}{h_{FE}} \; \; , \; \; \frac{\partial h_{FE}}{\partial I_{4^*}} \; . \label{eq:hebers}$$ Solution: $\mathbf{h}_{\mathrm{FE}} = \mathbf{\beta} = \mathbf{I}$ arge signal current gain $\mathbf{h}_{\mathrm{p}}^{-} = \mathbf{\beta}^{*} = \mathbf{Small}$ signal current gain $$\beta' = \beta + (l_{CBO} + l_B) \cdot \frac{\partial \beta}{\partial l_B}$$ $\mathbf{I}_{\mathrm{CBO}}$ is small, compared to $\mathbf{I}_{\mathrm{B}^{\mathrm{c}}}$ $$\begin{split} &\beta' = \beta + I_B \frac{\partial \beta}{\partial I_0} \\ &b_{ik} - b_{eE} + I_B + \frac{\partial b_{eE}}{\partial I_0} \\ &b_{ik} \left( 1 + \frac{I_B}{b_{fe}} + \frac{\partial b_{FE}}{\partial I_B} \right) = b_{FE} = b_{ie} \left( 1 + \frac{I_B}{\partial I_C} + \frac{\partial b_{FE}}{\partial I_C} \right) + b_{fe} = \frac{\partial I_C}{\partial I_B} \\ &- \frac{b_{fe} + b_{fe}}{b_{fe}} + b_{fe} - 1_B + \frac{\partial b_{fe}}{\partial I_C} + \frac{I_C}{b_{FE}} + \frac{\partial b_{fe}}{\partial I_C} + (proved) \\ &- \frac{I_C}{I_B} = \beta = b_{FC} \end{split}$$ Fig 4.18 For Problem 4.4. In the Fig. 4.18 NPN transistor in Common Emitter Configuration is shown. In order to cut off, it is not sufficient if $I_{\Gamma}$ is made zero, but the E-B junction should be reverse biased. The reverse saturation current that is flowing even when $I_B=\theta$ is called $I_{CBO}$ . For a transistor in C.E configuration to cut off, the condition is $$\mathbf{V}_{\mathrm{BL}} = -\mathbf{V}_{\mathrm{BB}} = \mathbf{R}_{\mathrm{B}} \cdot \mathbf{I}_{\mathrm{CBD}} \leq -0.1$$ This is valid for Si or Ge devices. Note V<sub>1st</sub> should be negative. # Problem 4.5 The reverse saturation current of the Germanium transistor shown in the Fig 4.18, is $2~\mu A$ at room temperature of $(25^{9}C)$ and increases by a factor of 2 for each temperature increase of $10^{9}C$ . The bias $V_{BB} = 5V$ . Find the maximum allowable value of $R_{B}$ if the transistor is to remain cut-off at a temperature of $75^{9}$ C. ## Solution: $$I_{CBO}$$ at 25°C = 2µA It gets doubled for every $10^0$ rise in temperature. Therefore, $I_{cool}$ is at $75^{\circ}$ C. Increase in temperature is $75 - 25 = 50^{\circ}$ C. $$\therefore I_{CPC} \text{ at } 75^{\circ}\text{C} = 2 \times 10^{-5} \times 2^{\frac{20}{10}} = 2 \times 2^{5} \times 10^{-9} = 64 \mu \text{A}$$ If $V_{BE}$ is $\leq 0.1 V$ , the transjator will be at ent-off, since $V_{BE} \leq V_{\gamma}$ . The equation of transistor to be at ent-off is $$\begin{aligned} + V_{BB} &= -V_{BB} + R_{b} \quad J_{CBO} \leq 0.1 \text{ V. } V_{BB} = 5 \text{ V. } I_{CBO} = 64 \mu \text{ A}; \\ R_{B} &= ? - V_{BC} = -0.1 \text{ V.} \\ \therefore &= -5 \cdot 64 \times 10^{-6} \times R_{g} \\ \therefore &= R_{B} = \frac{4.9}{64 \times 10^{-6}} = 76.5 \text{ k} \Omega \end{aligned}$$ # Problem 4.6 If $V_{BB} = -1.0V$ , and $R_B = 50K\Omega$ , how high may the temperature increase before the transistor comes out of out-off? # Solution As the temperature increases, conduction takes place in the transistor. But because of high value of $R_{\rm p}$ , transistor remains out off till the temperature increases above a particular value. $\label{eq:case} \begin{array}{ll} \therefore & l_{\rm CBO} = 18 \mu A \\ l_{\rm CBO} \mbox{ doubles for every } 10^9 \mbox{ rise in temperature.} \end{array}$ .. $$18 = 2 \times 2^{\frac{NT}{10}}$$ , $2^{\frac{NT}{10}} + 9$ or $\frac{AT}{10} = 3.2$ .. $AT = 32^{11}C$ Hence $T = 25 + 32 = 57^{10}C$ ## Problem 4.7 For the transistor AF 134 connected as shown in Fig. 4.19, determine the values of $I_{\rm H}, I_{\rm C}$ and $V_{\rm HC}$ given that $V_{\rm CF} = -0.07 V$ and $V_{\rm HF} = -0.21 V$ . Fig 4.19 For Problem 4.7 ### Solution PNP transistor collector is reverse biased. E-B junction is open circuited. So the current flowing is the reverse saturation current. $$I_{C} = \frac{-9V - V_{CE}}{1K} = \frac{-9 + 0.07}{1 \times 10^{3}} = -8.93 \text{ mA}$$ $$I_{B} = \frac{-9 - V_{BE}}{30K}$$ $$= \frac{-9 + 0.21}{30K} = -0.293 \text{ mA}.$$ $$V_{BC} = V_{BE} - V_{CE} = -0.21 + 0.07 = -0.14V$$ # Problem 4.8 If $\alpha$ = 0.98, and $V_{BE}$ = 0.6 V, find $R_{\gamma}$ in the circuit shown in Fig. 4.20 an Emitter Current $I_{E}$ = -2 mA. Neglect reverse saturation current. Fig 4.20 For Problem 4.8. ## Solution $I_{\rm g}$ is negative because it is NPN transistor. So actually $I_{\rm g}$ is flowing out of transistor. The convention is currents, entering into the transistor are positive. So $I_{\rm g}$ is negative here. Though there is no separate bias for the emitter, the voltage drop between emitter and ground itself acts as the forward bias voltage. $$l_g = -2mA$$ ; $l_g = -\alpha$ , $l_g = 0.98 \times 2 = 1.96 mA$ I, is positive since it is entering into transistor. $$I_{\rm p} = (1 - \alpha) I_{\rm p} = (1 - 0.98)(-2) \approx 40 \ \mu A$$ The voltage between base and ground $V_{gN} = +V_{gE} + l_E R_E$ and (considering only magnitude) $$V_{BE} = \pm 0.6 : l_{E} = 2 \text{ mA} : R_{E} = \pm 000\Omega$$ $$V_{BN} = 0.6 + (2 \times 0.1) = 0.8V$$ $$V_{BN} \text{ is } > V_{BE}$$ $$\begin{split} I_{R1} &= \frac{V_{BN}}{R_2} = \frac{0.8}{20k} \approx 40 \mu A \\ I_{R1} &= I_0 + I_{R2} = 40 \pm 40 + 80 \mu A \\ I_{R0} &\leq I_{R1} + I_0 ; I_{R1} = 80 \mu A ; \\ I_0 &= 1.96 m A \\ I_{RC} &\approx 80 \mu A + 1.96 m A + 2.04 \mu A \\ V_{R1} &\approx V_{CC} - V_{RC} - V_{RN} \approx 12 - (2.09 \times 3.3) - 0.8 \times 4.47 V \\ R_1 &= \frac{V_R}{I_{R1}} = \frac{4.47}{0.08} = 56 K \end{split}$$ # Problem 4.9 Show that for an NPN silicon transistor of the alloy junction type, in which the resistivity $\rho_B$ of the base is much larger than that of the collector, the voltage V is given by $$\mathbf{V} \approx \frac{6.34 \times 10^2 \, \mathbf{W}^2}{\rho_B} \, ,$$ where $\rho_n$ is in $\Omega$ -- cm and base width W in mills. # Solution $$\begin{split} \varepsilon &= \frac{12}{36\pi \times 10^{9}} \ \text{F/m} - \frac{12}{36\pi \times 10^{11}} \ \text{F/cm} \\ \mu_{p} &= 500 \ \text{cm}^{2}/\text{V} + \text{sec}. \end{split}$$ The expression for $W^2 = 2 \epsilon \cdot \frac{V_B}{e N_A}$ , where $$\in -12/36\pi \times 10^{11}~\text{F/cm}$$ In NPN transistor, the base is 'P' type. $$\sigma_{p} = \sigma_{B} \text{ (base)}$$ $$\sigma_{R} = e^{-N} N_{A} - \mu_{p}$$ $$\sigma_{R} = \frac{\sigma_{B}}{\mu_{B}} - \frac{1}{\rho_{B} \mu_{p}}$$ Thus $$\therefore V_{\rm B} = \frac{{\rm c.N_A.W}^2}{2\,\varepsilon} V_{\rm B} i_{\rm b} \text{ called the Barrer Potential or Contact Potential.}$$ Substitute the value of $c.N_{\underline{a}}$ in the expression for $V_{\underline{a}},$ $$\nabla_{\mathbf{H}} = \frac{\mathbf{W}^2}{2 + \mathbf{\mu}_0 \mathbf{p}_{\mathbf{B}}}$$ Substitute the value of $\epsilon$ of Silicon as $\frac{12}{56\pi \times 10^{11}}$ F/cm. Since Wismmills 1 mil $\approx \frac{1}{1000}$ (one thousand of an inch) To convert this to centimeters, multiply by 2.45 Barrier Potential, $$\begin{split} V_0 &= \frac{W^2(mills) \times (2.54)^7 \times \left(\frac{1}{1000}\right)^2}{2 \times 12} \\ &= \frac{36\pi \times 10^{11} \times V - sec}{36\pi \times 10^{11} \times V - sec} \frac{\rho_B}{\rho_B} \\ \mu_p &= 500 \text{ cm}^2/V - sec = \text{Mobility of Holes} \\ V_B &= 6.1 \times 10^3 \times \frac{W^2}{\rho_B} \end{split}$$ # Problem 4.10 A transistor having $\alpha = 0.96$ is placed in Common Base Configuration with a load resistance of $5 \text{ K}\Omega$ . If the emitter to have junction resistance is $80\Omega$ , find the values of amplifier current, voltage and power gain. Fig 4.21 For Problem 4.10 Solution $$A_{ij} = \text{current gain} = \frac{\frac{1}{3}c}{t_{F}} = \alpha = 0.96$$ $$A_{ij} = \frac{\alpha.R_{ij}}{\gamma_{BF}}$$ $$= \frac{0.9 \times 5 \times 10^{3}}{80} = 60$$ Power Gain $A_{ij} = A_{ij} \times A_{ij} = 60 \times 0.96 = 57.6$ ## Problem 4.11 If a transistor, with $\alpha = 0.96$ and emitter to base resistance $80\Omega$ is placed in Common Emitter Configuration, find $A_{\alpha}A_{\alpha}$ and $A_{\alpha}$ . ## Solution $$A_{1} = \frac{I_{C}}{I_{B}} = \beta$$ $$\Rightarrow \beta = \frac{\alpha}{1 - \alpha}$$ $$= \frac{0.96}{1 - 0.96} = 24$$ $$A_{V} = \frac{-\frac{1}{1}R_{1}}{706}$$ $$= \frac{24 \times 7.5 \times 10^{4}}{80} = -22.500 \quad A_{V} = A_{1} \times A_{V} = 24 \times 22.500 = 5.40,000$$ # Problem 4.12 A transistor is operated at a forward current of $2\mu A$ and with the collector open circuited. Calculate the junction voltages $V_{_{\rm CF}}$ and $V_{_{\rm F}}$ , the collector to emitter voltage $V_{_{\rm CF}}$ assuming $I_{_{\rm CO}}=2\mu A$ , $I_{_{\rm EO}}=1.6\mu A$ and $\alpha_{_{\rm G}}=0.98$ # Solution $$\begin{split} I_C &= 0 \qquad \text{Since Collector Junction is open circuited.} \\ I &= I_0 \left( e^{V_0 / V_0} - 1 \right) \\ I_E &= I_{EO} \left( e^{\frac{V}{n V_0}} - 1 \right) \\ \vdots \\ I_{EO} &= e^{\frac{V_0}{n V_0}} - 1 \text{ or } e^{\frac{V_0}{n V_0}} = 1 \div \frac{I_E}{I_{EO}} \\ \vdots \\ V_E &= In \left( 1 + \frac{I_E}{I_{EO}} \right) \\ \vdots \\ V_E &= 0.1853 V \\ V_C &= V_T \ln \left( 1 + \frac{I_C}{I_{EO}} \right) \\ &= V_T \ln \left( 1 + \frac{I_C}{I_{EO}} \right) \\ &= V_T \ln \left( 1 + \frac{I_C}{I_{EO}} \right) \\ &= 0.179 V \\ V_{CE} &= V_C - V_E = -0.006 V \end{split}$$ ### Problem 4.13 A load draws current varying from 10 to 100 mA at a nominal voltage of 100V. A regulator consists of $R_g=200\Omega$ and zener diode represented by 100 V, and $R_g=20\Omega$ . For $I_{\parallel}\simeq 50$ mA. Determine variation in $V_{\parallel}$ corresponding to a 1% variation in $V_{\parallel}$ . # Solution The zener diode is represented by a voltage source with it. $V_{\parallel}$ can vary with it. 1 % so what is the allowable range in which $V_{\parallel}$ can be permitted to vary? In order that the zener diode is operated near the breakdown region, the current through the zener diode is operated near the breakdown region, the current through the zener should be at least 0.1 times the load current Fig 4.22 For Problem 4.13 $$\begin{split} I_{2mm} &= 0.1 \; (I_{Lwax}) & I_{Lwax} = 100 \; mA \\ I_2 &= 0.1 \times 100 = 10 \; mA \\ V_L &= V_2 + I_2 R_2 \\ &= 100 + 0.01 \times 20 = 100.2V \\ V_1 &= V_1 + (I_1 \pm I_2) \; R_3 \\ &= 100.2 + (0.05 \pm 0.01) \; 200 \\ &= 110.2 \; V. & V_1 = 100.2V \end{split}$$ 1% increase is V ≥ 1V. $$V_1^{\mu} = 100.2 \pm 1.101.2 \text{V}$$ Therefore, the thesease in $$I_{Z}, I_{Z}^{-1} = \frac{V_{\zeta}^{+1} V_{Z}}{R_{\gamma}}$$ $$= \frac{101.2 - 100}{20}$$ $$= \frac{1.2}{20} \frac{V}{\Omega} = 0.06A$$ Florial Current = $0.05 \pm 0.06 \pm 0.3$ A Total Voltage $$V_1 = V_2 + R_3 \times (l_2 + l_1)$$ = 101.2 + 200 × (0.05 + 0.06) $V_1 = 123.2V$ Change in $V_1 = 123.2V$ 112.2V = 11V A change of HV in $V_{\parallel}$ on the input side produces a change of HV on the output side due to zener diode action. # 4.6 FIELD EFFECT TRANSISTOR (FET) The Field Effect Transistor is a semiconductor device which depends for its operation on the control of current by an electric field. Hence, the name FET. # There are two types (FET): - Junction Field Effect Transistor (JFET) or simply FET. - Insurated Gate Field Effect Transistor IGFET. It is also called as Metal Oxide Semiconductor (MOS) transistor or MOST or MOSFET. The principle of operations of these devices, their characteristic are given in this chapter. # Advantages of FET over BJT (Transistor) - SEET is unipolar device. Its operation depends upon the flow of majority carriers only. Vacuum tube is another example of unipolar device. Because the current depends upon the flow of electrons emitted from cathode. Transistor is a bipolar device. So recombination noise is more. - JFET has high input resistance (MΩ). BJT (Transistor) has less input resistance. So leading effect will be there. - 3. It has good thermal stability - Less noisy than a tube or transistor. Because JPE I' is unipolar, recombination noise is less. - 5. It is relatively immine to radiation. - 6. JEET can be used as a symmetrical bilateral switch. - 7. By means of small charge stored or internal capacitance, it acts as a memory device. - It is simpler to fabricate and occupies less space in IC form. So packing density is high. # Disadvantage Small gain - bandwidth product # 4.6.1 JFET- There are two types: - n channel IFET. - 1. p channel IFET. If $n \cdot type$ semiconductor, bar is used it is n - channel JFET. If pilitype semiconductor, bar is used it is pilithannel JFET. Obmic contacts are made to the two ends of a semiconductors bar of n-type or p-type semiconductor. Current is caused to flow along the length of the bar, because of the voltage supply connected between the ends. If it is n - channel IFET, the current is due to electrons only and if it is p-channel IFET, the current is due to holes only. The three lead of the device are 1. Gate 2. Drain 3. Source. They are similar to 1. Base 2. Collector 3. Emitter of BJT respectively. ### 4.6.2 n.Channel JEET The arrow mark at the gate indicates the direction of current if the Gate source junction is forward biased. On both sides of the n - type bar heavily doped (p\*) region. of acceptor impurities have been formed by alloying on diffusion. These regions are called as Gates. Between the gate and source a voltage $V_{68}$ is applied in the direction to reverse bias the p-n junction. Fig 4.23 (n-channel JFET) # p-Channel JFET The symbol for p-channel FET is given in Fig. 4.24. The semiconductor bar is p-type or source is p-type. Gate is heavily doped n-region. If G - S junction is forward biased, electrons from gate will travel. towards source. Hence, the conventional current flows outside. So, the arrow mark is as shown in Fig. 4.24, indicating the direction of current, if G-S junction is forward biased. The FET has three terminals, Source, drain and Gate. ### Source Fig 4.24 (p-channel JFET). The source S is the terminal through which the majority carriers enter the har (Fig. 4.25). Conventional current entering the bar at S is denoted as I<sub>e</sub>. Fig 4.25 Structure of JFET. # Drain The drain D is the terminal through which the majority carriers leave the bar. Current entering the bar at D is designated by $I_D$ . $V_{DS}$ is positive if D is more positive than S, source is forward biased. Gate In the case of n - channel FET, on both sides of the bar heavily doped (p+) region of acceptor impurities have been formed by diffusion or other techniques. The impurity regions form as Gate. Both these region (p\* regions) are joined and a lead is taken out, which is called as the gate lead of the FET. Between the gate and source, a voltage V<sub>135</sub> is applied so as to reverse bias the gate source p-n junction. Because of this reason JFET has high input impedance. In BJT Emitter Base junction is forward biased. So it has less Z. Current entering the bar et G is designated as t<sub>m</sub>. # CHANNEL The region between the two gate regions is the channel through which the majority carners move from source to drain. By controlling the reverse bias voltage applied to the gate source junction the channel width and hence the current can be controlled. # 4.7 FET STRUCTURE FET will have gate junction on both sides of the silicon bar (as shown in Fig. 4.26). Fig 4.26 JFET structure. But it is difficult to diffuse impurities from both sides of the wafer. So the normal structure that is adopted is, a p-type material is taken as substrate. Then n-type channel is epitaxially grown. A p-type gate is then diffused into the n-type channel. The region between the diffused p-type impurity and the source acts as the drain. 2b (x) = Actual channel width, at any point x, the spacing between the depletion regions at any point x from source end because the spacing between the depletion regions is not uniform, it is less towards the drain and more towards the source (see Fig.4.27). 2b depends upon the value of V<sub>CS</sub>. Fig 4.27 Structure 2a =Channel width, the spacing between the doped regions of the gate from both sides. This is the channel width when $V_{GS} = 0$ (and the maximum value of channel width). # 4.7.1 THE ON RESISTANCE $r_{DS}$ (ON) Suppose a small voltage $V_{DS}$ is applied between drain and source, the resulting small drain current $I_D$ will not have much effect on the channel profile. So the effective channel cross section A can be assumed to be constant, throughout its length. ∴ A = 2b w Where, 2b = Channel width corresponding to zero I<sub>D</sub> (Distance between the space charge regions) w = Channel dimension perpendicular to b. Expressions for, $$I_{D} = A \cdot e \cdot N_{D} \mu_{n} \epsilon_{x}$$ $$J = n \cdot e \cdot \mu \cdot \epsilon (J = \sigma.\epsilon. \cdot \sigma = 43.6)$$ $$I = A \times J,$$ But $A = 2b(x) \cdot w$ Considering b along x-axis, since 'b' depends upon the voltage $V_{(S)}$ , b(x) is the width at any point 'x'. $$\begin{split} I_D &= 2 h \; (x) \; \omega, \; q, \; N_D \; , \; \mu_{\rm ext} \Big|_{c} \\ \varepsilon_n &= \frac{V_{DS}}{L} \; \; ; \; L \; \text{is the length of the channel} \end{split}$$ (Electric field strength depends upon V<sub>OS</sub>.) Channel width 2b depends upon V<sub>OS</sub>.) $$I_D = 2b(x) \text{ w. q. } N_D : \mu_n : \frac{V_{DS}}{L}$$ This expression is valid in the linear region only. This is the linear region, It behaves like a resistance, where ohmic resistance depends upon $V_{GS}$ , $V_{DS}$ / $I_{D}$ is called as the *ON drain resistance* or $r_{DS(ON)}$ ON because, JFET is conducting, in the ohmic regions when $V_{DS}$ is small and channel area A = 2a.w, $$r_{\rm DS(un)} = 1./2 \ b(x) \ wq \ N_{\rm D} \ \mu_{\rm n}$$ $r_{\rm DS(un)}$ will be few $\Omega$ to several 100 $\Omega$ . Because, the mobility of electrons is much higher than that for holes, $r_{DS(on)}$ is small for n-channel FETs compared to p-channel FETs. ## 4.7.2 PINCH OFF REGION ٠. The voltage $V_{\rm DS}$ at which, the drain current $I_{\rm D}$ tends to level off is called the *pinch off voltage*. When the value of $V_{\rm DS}$ is large, the electric field that appears along the x-axis, i.e., along the channel $\varepsilon_{\rm g}$ will also be more. When the value of $I_{\rm D}$ is more, the drain end of the gate i.e., the gate region near the drain is more reverse biased than the source end. Because, the drain is at reverse potential, for n-channel FET, source is n-type, drain is n-type and positive voltage is applied for the drain, gate is also reverse biased. Therefore, the drop across the channel adds to the reverse bias voltage of the gate. Therefore, channel narrows more near the drain region and less near the source region. So, the boundaries of the depletion region are not parallel when $V_{\rm DS}$ is large and hence $\varepsilon_{\rm g}$ is large. As $V_{DS}$ increases, $\varepsilon_x$ and $I_D$ increase, whereas the channel width b(x) narrows ( $\cdot\cdot\cdot$ depletion region increases). Therefore the current density $J = I_D / 2b(x)$ w increases, if complete pinch off were to take place b = 0. But this cannot happen, because if b were to be 0, $J \to \infty$ which cannot physically happen. Mobility $\mu$ is a function of electric field intensity $\mu$ remains constant for low electric fields when $|\epsilon_{+}| < 10^{3} \text{V/cm}$ . $$\begin{split} &\mu |\alpha| \frac{1}{\sqrt{\epsilon_x}} \text{ when } \epsilon_x \text{ is } 10^3 \text{ to } 10^4 \text{ V/cm.} \text{(for moderate fields).} \\ &\mu |\alpha| \frac{1}{\epsilon_x} \text{ for very high field strength } \geq 10^4 \text{ V/cm.} \\ &I_D = 2 \text{bive } N_D |\mu_n| \epsilon_x. \end{split}$$ As $V_{OS}$ increases, $\epsilon_{s}$ increases but $\mu_{p}$ decreases, bialmost remains constant. Therefore $I_{p}$ remains constant in the pinch off region Pinch off voltage $(V_{PO} \text{ or } V_P)$ is the voltage at which the drain current $I_D$ levels off. When $V_{GS} = 0V$ . If $V_{GS} = -1$ , V, the voltage at which the current $I_D$ levels off decreases, (This is not pinch off voltage). If $V_{GS}$ is large -5, $V_{DS}$ at which the current levels off may be zero. So the relationship between $V_{DS}$ , $V_{PD}$ and $V_{GS}$ is $V_{DS} = V_{PD} + V_{GS} = V_{DS}$ is positive n-channel FET. $V_{PO} \doteq P$ indicates pinch off voltage, zero indicate the voltage when $V_{GS} \equiv 0V$ . $V_{DS}$ is the voltage at which the current $I_D$ levels off (See Fig. 4.28). Fig 4.28 JFET drain characteristics. # 4.7.3 Expression for Pinch off Voltage, V. Net charge in an alloy junction, must be the same, semiconductor remains neutral. $$\triangle = e.N_A w_B = e.N_D \cdot w_B$$ If $N_A >> N_D$ , from the above eq. $w_p << w_n$ . The relation between potential and charge density (p) is given by Poisson's equation. $$\frac{d^7V}{dx^7} = \frac{e_i N_D}{\epsilon}$$ We can neglect $\mathbf{w}_{\mathrm{p}}$ and assume that the entire partier potential $\mathbf{V}_{\mathrm{B}}$ appears across the increased donor ions. $\mathbf{c}.N_{\mathrm{D}} = \mathrm{charge}$ density P Integrably $$\frac{dv}{dx} = \frac{eN_B}{e}x$$ $$V = \frac{eN_B}{e} \cdot \frac{x^2}{2}$$ At the boundary conditions, $x = w_n$ Fig 4.29 Charge density variation Fig 4.30 Structure $w_n = \text{depletion region width}$ $$V = \frac{e \cdot N_{\odot}}{2 \cdot c} \cdot w_{0}^{2}$$ or $$w_{0} = \left(\frac{2 \in V}{e \cdot N_{-}}\right)^{\frac{1}{2}}$$ This is the expression for the penetration of depletion region into the channel. As the reverse bias potential between Gate and drain increased, the channel width narrows or the depletion region penetrates into the channel. Therefore the general expression for the spacecharge width $W_n(x) \subseteq w(n)$ . $$w(n) = \left\{ \frac{2 \epsilon}{e N_D} \left\{ V_c - V(x) \right\} \right\}^{\frac{1}{2}}$$ V = Voltage between drain and source V<sub>DX</sub> w = Penetration of depletion region into the channel, Where $V = V_0 - V(x)$ ; $V_0$ is the contact potential at x and $V_{(n)}$ is the applied potential across space charge region at x and is negative for an applied potential. This potential (between D and S) is not uniform throughout the channel. The potential is higher near the drain and decreases towards the source. The depletion region is more towards the drain and decrease towards the source. $$V = V_0 - V(x)$$ The actual potential is the difference of $V_0$ and V(x). Dielectric constent of channel material $$w(x) = \mathbf{a} - \mathbf{b}(\mathbf{x}) = \left\{ \frac{2 \epsilon}{\epsilon \mathbf{N}_0} (\mathbf{V}_0 - \mathbf{V}(\mathbf{x})) \right\}^K \qquad \dots \dots (1)$$ a - b(x) = Penetration w(x) of depletion region into channel at a point x along the channel from one side of gate region only. 2a = Total width between the two gate diffusions. 2b(x) = Depletion region width between the two sides of the gate regions. If $I_D = 0$ , b(x) is independent of x and it will be uniform throughout the channel and will be equal to 'b'. $V_0$ will be much smaller than V(x). If in equation (1), we substitute b(n) = b = 0, neglect $V_0$ , and solve for V we obtain the pinch off voltage. Because at pinch off, the two depletion regions from both sides meet each other, therefore the spacing between them b(x) = 0. Therefore, w at pinch off, $V_0$ neglected, b = 0, $$w = \left\{ \frac{2 \in}{e N_n} V_p \right\}^{(i)}$$ or $$w^2 = \frac{2\epsilon}{eN_D} V_P$$ # 4.8 FET OPERATION If a p-n junction is reverse biased, the majority carriers will move away from the junction. That is holes on the p-side will move away from the junction leaving negative charge or negative ions on the p-side (because each atom is deprived of a hole or an electron fills the hole. So it becomes negative by charge). Similarly, electrons on the n-side will move away from the junction leaving positive ions near the junction. Thus, there exists space charge on both sides of the junction in a reverse biased p-n junction diode. So, the electric field intensity, the lines of force originate from the positive charge region to the negative charge region. This is the source of voltage drop across the junction. As the reverse bias across the junction Fig 4.31 Space charge in p-n innction. increases, the space, charge region also increases, or the region of immobile uncovered charges increases (i.e., negative region on p-side and positive region on n-side increases as shown in Fig. 4.31). The conductivity of this region is usually zero or very small. Now in a FET, between gate and source, a reverse bias is applied. Therefore the channel width is controlled by the reverse bias applied between gate and source. Space charge region exists near the gate region on both sides. The space between them is the channel. If the reverse bias is increased, the channel width decreases. Therefore, for a fixed drain to source voltage the drain current will be a function of the reverse biasing voltage across the junction. Drain is at positive potential (for n-type FET). Therefore, electrons tend to move towards drain from the source (1) Because, source is at negative potential, they tend to move towards the drain. But because of the reverse bias applied to the gate, there is depletion region or negative charge region near the gate which restricts the number of electrons reaching the drain. Therefore the drain current also depends upon the reverse bias voltage across the gate junction. The term field effect is used to describe this device because the mechanism of current control is the effect of the extensions, with increase reverse bias of the field associated with region of uncovered charges. The characteristics of n-channel FET between $I_{\rm Q}$ , the drain current and $V_{\rm DS}$ the drain source voltage are as shown in Fig. 4.32, for different values of $V_{\rm GS}$ . Fig 4.32 Droin charecteristics To explain these characteristics, suppose $V_{GS}=0$ . When $V_{DS}=0$ , $I_{D}=0$ , because the channel is entirely open. When a small $V_{DS}$ is applied (source is forward biased or negative voltage is applied to a-type source), the n-type bar acts as a simple semiconductor resistor and so $I_{\rm D}$ increases linearly with $V_{\rm DS}$ . With increasing current, the ohmic voltage drop between the source and the channel region reverse brases the junction and the conducting portion of the channel begins to constrict. Because, the source gets reverse brased or the negative potential at the n-type source reduces. Because of the ohmic drop, along the length of the channel it self, the constrictions is not uniform, but is name pronounced at distances further from the source, i.e., the channel width is narrow at the *drain* and wide at the source. Finally, the current will remain constant at a particular value and the corresponding voltage at which the current begins to level off is called as the *pinch off voltage*. But the channel cannot be closedown completely and there by reducing the value of $I_{\rm D}$ to zero, because the required reverse bias will not be there. Now if a gate voltage $V_{\rm GS}$ is applied in a direction to reverse bias the gate source junction, pinch off will occur for smaller values of ( $V_{\rm DS}$ ), and the maximum drain current will be smaller compared to when $V_{\rm GS}>0$ . If $V_{\rm GS}$ is made = 0.5V, the gate source junction is forward biased. But at this voltage, the gate current will be very small because for Si FET. 0.5V is just equal to or less than the cut in voltage. Therefore, the characteristic for $V_{\rm GS}=0.5$ V. I<sub>D</sub> value will be comparatively larger, (compared to $V_{\rm GS}=0$ V or $\sim 0.5$ V). Pinch off will occur early FET characteristics are similar to that of a pentode, in vacuum tobes. The maximum voltage that can be applied between any two terminals of the FET is the lowest voltage that wiff cause avalanche breakdown, across the gate junction. From the FET characteristics it can be observed that, as the reverse bias voltage for the gate source junction is increased, avalanche breakdown occurs early or for a lower value of V<sub>DS</sub>. This is because the reverse bias gate source voltage adds to the drain voltage because drain though n -type (for n-channel FET), a positive voltage is applied to it. Therefore, the effective voltage across the gate junction is increased. For n-channel FET, the gate is p-type, source and drain are n-type. The source should be forward-biased, so negative voltage is applied. Positive voltage is applied to the drain. *Gate source junction should be reverse blused*, and gate is p-type. Therefore, voltage or negative voltage is applied to the gate. Therefore, n-channel FET is exactly similar to a Vacuum Tube (Triode). Drain is similar to anode (at positive potential), source to cathode and gate to grid. (But the characteristics are similar to pentode). For p-channel FET, gate is n-type, and positive voltage is applied, drain is at negative potential with respect to source. Consider n-channel FET. The source and drain are n-type and p-type gate is diffused from both sides of the bar (See Fig. 4.33 below). Fig 4.33 Structure of n-channel SFET. Suppose source and gate are ar ground potential and small positive voltage is applied to the drain. Source is n-type. So it is Forward biased. Because drain is at positive potential, electrons from the source will move towards the drain. Negligible current flows between source and gate or gate and drain, since these p-n junctions are reverse biased and so the current is due to minority carriers only. Because gate is heavily doped, the current between S and G or G and D can be neglected. The current flowing from source to drain Ip depends on the potential between source and drain. V<sub>DS</sub>, resistance of the n-material in the channel between drain to source. This resistance is a function of the doping of the n-material and the channel width: length and thickness If V<sub>DS</sub> is increased, the reverse bias voltage for the gate drain junction is increased, since, drain is n-type and positive voltage at drain is increased. This problem is similar to that of a reverse biased p-n junction diade. Fig 4.34 Reverse biased G - D junctions Consider a p-n junction which is reverse biased. The holes on the p-side remain near the negative terminal and electrons on the n-side reach near the positive terminal as shown in Fig 4.34. There are no mobile charges near the junction. So we call this as the depletion region since it is depleted of mobile carriers or charges. As the reverse voltage is increased, the depletion region width 'T' increases. This result is directly applicable for JFET. The depletion region extends more towards drain because points close to the drain are at higher positive voltage compared to points close to source. So the depletion region is not uniform $V_{DS} \leq V_{PD}$ . But extends more towards drain than source. $V_{PD}$ is the pinch off voltage. As $V_{\rm DS}$ is increased, depletion region is increased (shaded portion). So channel width decreases and channel resistance increases. Therefore, the rate at which $I_{\rm D}$ increases reduces, eventhough there is positive potential for the electrons at the drain and hence they tend to move towards the drain and conventional current flows as shown by the arrow mark, in the Fig.4.35. Fig 4.35 # When $V_{DS} - V_{PO}$ When $V_{DS}$ is further increased, the depletion region on each side of the channel join together as shown in Fig.4.36. The corresponding $V_{DS}$ is called as $V_{PD}$ , the pinch off voltage, because it pinches off the channel connection between drain and source. Fig. 4.36 # When $V_{DS} > V_{PO}$ If $V_{\rm DS}$ is further increased, the depletion region thickens. So the resistivity of the channel increases. Because drain is at more positive potential, more electrons tend to move towards the drain. Hence $I_{\rm D}$ should increase. But, because channel resistance increases, $I_{\rm D}$ decreases. Therefore, the net result as $I_{\rm D}$ levels off, for any $V_{\rm DS}$ above $V_{\rm PO}$ . $$I_D = \frac{V_{DS}}{r_{DS}}$$ In the linear region, $r_{DS}$ is almost constant. So as $V_{DS}$ is increased, $I_D$ increases. When the two channels meet, as $V_{DS}$ increases $r_{DS}$ also increases. So $I_D$ remains constant (See Fig. 4.37) Fig 4.37 Depletion region width variation in JFET. # 4.9 JFET VOLT-AMPERE CHARACTERISTICS Suppose the applied voltage $V_{\rm DS}$ is small. The resulting small drain current $I_{\rm D}$ will not have appreciable effect on the channel profile. Therefore, the channel cross-section A can be assumed to be constant throughout, its length. $$\therefore \qquad A = 2b.w,$$ Where 26 is the channel width corresponding to negligible drain current and w is channel dimension perpendicular to the 'b' direction. $$f_D = Ae \cdot N_D \mu_n c$$ $$A = 2b \cdot w$$ $$\begin{split} \varepsilon &= \frac{|V_{DS}|}{L} \\ &= |2bwe|, |N_D| \mu_n|, \frac{|V_{DS}|}{L} \end{split} \qquad ..(1)$$ Where I, is the length of the channel. Eliminating 'b' which is unknown. $$\begin{split} \mathbf{V}_{GS} &= \left(1 - \frac{b}{a}\right)^2 - \mathbf{V}_p \\ \left(1 - \frac{b}{a}\right) = \left(\frac{\mathbf{V}_{GS}}{\mathbf{V}_p}\right)^C \\ \frac{b}{a} &= 1 - \left(\frac{\mathbf{V}_{GS}}{\mathbf{V}_p}\right)^C \\ b &= a \left[1 - \left(\frac{\mathbf{V}_{GS}}{\mathbf{V}_p}\right)^C\right] \end{split}$$ Substituting, this value in equation (i), $$I_D = \frac{2aweN_D\mu_D}{L} \left[ 1 - \left( \frac{V_{GS}}{V_9} \right)^2 \right] V_{DS}$$ This is the expression for $I_D$ in terms of $V_{GS}$ , $V_P$ and $V_{DS}$ because the value of b is not directly known. $$V_{p} = \frac{\mathbf{e} \cdot \mathbf{N}_{D}}{2\mathbf{e}} \cdot \mathbf{w}^{2}$$ But, $\mathbf{w} = \mathbf{a} \cdot \mathbf{b} (x)$ $\mathbf{b} = 0$ , at pinch off, $\therefore \quad w = a = \text{The spacing between the two gate dopings.}$ $\therefore \quad \left[ |V_P| = \frac{e.N_D}{2\,\varepsilon} \cdot a^2 \right]$ $$\therefore \qquad \boxed{|V_p| = \frac{e.N_D}{2\epsilon} \cdot a^2}$$ $V_{\rm DS}$ controls the width of the depletion region (a - b) because for a given $V_{\rm GS}$ , as $V_{\rm DS}$ increases, the reverse potential between drain and gate increase. Therefore, depletion region width increases. EXPRESSION FOR V<sub>Gs</sub> $$V = \frac{e N_D x^2}{2 \epsilon}$$ We can get the expression for $V_{CS}$ if we replace x by (a - b) and V by $V_{CS}$ . $$\therefore V_{GS} = \frac{e.N_D(a-b)^2}{2e}$$ But $$|V_p| = \frac{e N_D}{2 c} a^2$$ $$\frac{e N_D}{2 c} = \frac{|V_p|}{a^2}$$ Substituting this in expression for Vice $$V_{GS} = \frac{V_p}{a^2} (\mathbf{a} - \mathbf{b})^2$$ Channel width is controlled by V<sub>GS</sub>. As V<sub>GS</sub> increases, channel width reduces.) Therefore, channel width is controlled by V<sub>GS</sub> and depletion region width by V<sub>DS</sub>- $$V_{GS} = \left(1 - \frac{b}{a}\right)^2 N_{p}$$ # The on resistance $r_{ds}$ (ON) When $V_{DS}$ is small, the FET behaves like an ohmic resistance whose value is determined by $V_{DS}$ $$\begin{array}{ll} \text{The ratio} & \frac{V_{DS}}{I_D} = r_{ds(ON)} \\ & I_D = 2 \text{bive } N_D |\mu_0| + \frac{V_{DS}}{L} \\ \\ \therefore & \frac{V_{DS}}{I_D} = \frac{L}{2 \text{alive } N_D |\mu_0|} = r_{ds(ON)}. \end{array}$$ Fig 4.38 Drain characteristics # 4.10 TRANSFER CHARACTERISTICS OF FET I<sub>DS</sub> = The saturation value of the drain current or the value at which I<sub>D</sub> remains constant. $I_{DSS}$ = | The saturation value of the drain current when gate is shorted to source that is $V_{CS}$ = 0 It is found that the transfer characteristics giving the relationship between $I_{\rm DS}$ and $V_{\rm GS}$ can be approximated by parabola. $$t_{DS} + t_{DSS} \left[1 - \frac{V_{GS}}{V_{D}}\right]^{2}$$ Transfer characteristic follows the equation, $I_D$ vs $V_{4 \wedge}$ $$I_D = \left(I_{OSS} + I_{GSS}\right) \left(1 - \frac{V_{GS}}{V_p}\right)^2 - I_{GSS}$$ With negligible $I_{\rm GSS}$ , because $I_{\rm GS}$ is the leakage gate current between G and S when D is shorted, to S will be of the order of nano amperes, so it can be neglected. $$I_D = I_{DSS} \left( 1 - \frac{V_{GS}}{V_0} \right)^2$$ This $V_p$ is $V_{GS(off)}$ and not $V_{DS}$ because when $V_p = V_{GS(off)} I_D = 0$ . $I_{\rm DNN}$ . The saturation value of drain current when gate is shorted to source or $V_{\rm DN}$ = 0. The transfer characteristics can be derived from the drain characteristics. Fig 4.39 Drain and Gate characteristics of JFET, To construct transfer characteristics, a constant value of $V_{DS}$ is selected. Normally this is chosen in the saturation region, because the characteristics are flat. The intersection of the vertical line abod gives a particular value of $I_D$ for different values of $V_{DS}$ . So the transfer characteristics between $I_D$ and $V_{DS}$ can be drawn. If the end points $V_{\rm P}$ and $I_{\rm DSS}$ are known, a transfer characteristics for the device can be constructed. Here $V_p$ is again called the *pinch off voltage* or $V_{187610}$ voltage. This is the voltage between gate and source for which $I_0$ becomes zero. As the reverse potential between G and S increases, depletion region width increases. So channel width decreases. For some value of $V_{GS}$ channel pinches off or $I_0$ practically becomes zero (It cannot be exactly zero but few nanonamps). So this gate source voltage at which $I_0$ becomes zero is also called as pinch off voltage or $V_{GS(e)0}$ voltage. This pinch off voltage is different from $V_{DS}$ voltage at which $I_0$ levels off. Since in the latter case $I_0$ is not zero, but channel width becomes zero and channel praches off. This channel width is made zero either by controlling $V_{DS}$ or $V_{GS}$ . Hence there are two types of pinch of voltages. The specified pinch off voltage $V_p$ for a given FET can be known if it is due to $V_{DS}$ or $V_{GS}$ from the polarity of the voltage $V_p$ . For n-channel FET, $V_{GS}$ is negative (since gate is p-type, G-S junction is reverse biased) $V_{DS}$ is positive. If the specified $V_p$ is $-5V_p$ (say) that it is due to $V_{GS(e)(F)}$ because $V_p$ is negative. If $V_p$ is positive, it is due to $V_{DS}$ at which $I_{DSS}$ levels off. # 4.10.1 FET BIASING FOR ZERO DRIFT CURRENT As Temperature (T) increases. Mobility ( $\mu$ ) decreases at constant. Electric Field ( $\epsilon$ ), therefore $I_D$ increases. As T increases depletion region width decreases. So conductivity $\sigma$ of the channel increases, $I_D$ also increases. In decreases by 0.7 % per degree centigrade. $l_D$ increase at a rate of 2.2 mV/PC change in $V_{GS}$ . Therefore change in $V_{GS} = 2.2$ mV/PC. For zero drift current, or $$\frac{I_D}{g_m} = 0.314 \text{ V}$$ or $$\frac{I_D}{|V_p| - |V_{GS}|} = 0.63V$$ $$I_{DS} = I_{DSS} \left(1 - \frac{V_{GS}}{V_p}\right)^2$$ $$g_{an} = g_{ino} \left(1 - \frac{V_{GS}}{V_p}\right)$$ $$Fig. 4.40 \text{ Biasing for zero drift current.}$$ # 4.14 Problem Design the bias circuit for zero drain current drift, for a FET having the following particulars : $$V_p = -3V$$ ; $g_{ma} = 1.8 \text{ mA/V}$ $I_{DSS} = 1.75 \text{ mA}$ , if $R_d = 5\text{k}\Omega$ - (a) Find In for zero drift current. - (b) V<sub>GS</sub> - (c) R<sub>S</sub> - (d) Voltage gain with R, bypassed with a large capacitance, $|V_P| - |V_{GS}| = 0.63$ $g_{mo} = \frac{-21_{DSS}}{V_n}$ ## Solution For zero drift current, $$V_{p} = -3V$$ $$V_{GS} = V_{p} - 0.63$$ (a) $$I_{D} = I_{DSS} \left( 1 - \frac{V_{GS}}{V_{p}} \right)^{2} - 0.08 \text{ mA}$$ (b) $$V_{GS} = -3 - 0.63 = -3.63 \text{ V}$$ (c) $$R_S = \frac{-V_{GS}}{I_D} = \frac{3.63}{I_D} = \frac{3.63}{0.08 \text{ mA}} = 43 \text{ K}\Omega$$ (d) $$g_m = g_{mo} \left| \frac{V_{GS} - V_p}{V_p} \right| = 0.378 \text{ mA/V}$$ $A_v = g_m \cdot R_d = 1.89$ Fig 4.41 Drain characteristics. The drain current $I_D$ increases rapidly as $V_{DS}$ increases, towards $V_{PO}$ . Above $V_{PO}$ . The current tends to level off at $I_{PO}$ and then rises slowly. When $V_{GS}$ - Breakdown voltage $BV_{DSS}$ , breakdown (avalanche) occurs and the current rises rapidly. Current levels off because as V increases, resistance of the channel also rises. Therefore, I remains constant. As V increases, R increases, therefore $\frac{V_R}{R}$ = constant. The region before $V_{PO}$ is called *ohmic region* because ohms law is obeyed (see Fig.4.41). Just as a p-n junction breakdown when reverse voltage is very high FET also break down if $V_{DS}$ is high due to high electric field. Suppose $V_{DS}$ is fixed and $V_{GS}$ is varied. As $V_{AS}$ is made negative, p-n junction is reverse biased and depletion region between gate and source increases. This decreases channel width and increases channel resistance. Hence $I_D$ decreases, if gate voltage is made positive, depletion region decreases and hence $I_D$ increases. The p-n junction, between gate and source becomes forward biased and current flows from gate to source. So n-rype JFET is usually operated so that $V_{GS} = 0$ or negative. $V_{P0}$ : Pinch off voltage When $V_{GS} = 0$ . 0 indicate $V_{\rm CS} = 0$ . $I_{DSS}(I_{P0})$ : Saturation value of the drain current when gate is shorted to source $(V_{GS}=0).$ $I_{OSS}$ : Saturation value of the drain current for $V_{OS} \neq 0$ -1. 2 etc. BV<sub>DSS</sub> Breakdown voltage V<sub>DS</sub>, when gate is shorted to source. 1<sub>Draff0</sub> Drain current when the JEET is in OFF state. IGSS: Gate out-off current when Drain is shorted to source. $g_{mo}$ . Mutual conductance $g_m$ when $V_{GS} = 0$ . The expression for the pinch off voltage $(V_1) = \frac{\epsilon (N_D)}{2\epsilon} a^2$ where N<sub>D</sub> = Donor atom concentration $\epsilon = \text{Permittivity } \epsilon_{g} - \epsilon_{r}$ a . " Effective width of Silicon bar # 4.15 Problem For a pi-channel Silicon FET, with $a=2\times 10^{-1}\,\mathrm{cm}$ and channel resistivity $\rho=10\,\Omega$ - cm. Find the pinch off voltage. Solution For Si, $$V_{p} = \frac{e.N_{A}}{2e^{1.6^{1/2}}} (for \, p \cdot channel \, FET)$$ For Si, $$e = 12 \, e_{o} \, \mu_{p} = 500 \, cm^{2}/v \quad sec.$$ $$\sigma = \frac{1}{\rho} : p \mu_{p}, \, e \cdot N_{A} \, \mu_{p} \cdot e$$ or $$e \cdot N_{A} = \frac{1}{\rho \mu_{p}}$$ $$= \frac{1}{10 \times 500}$$ or $$e \cdot N_{A} = 2 \times 10^{-4}$$ $$\therefore \qquad V_{p} = \frac{2 \times 10^{-4} (2 \times 10^{-1})^{2}}{2 \times 12 (36\pi \times 10^{11})^{-1}} = 3.78 V$$ ## 4.10.2 Cut off A FET is said to be cut off when the gate to source voltage $|V_{GS}|$ is greater than the pinch off voltage $V_{\rm P}$ , $|V_{GS}| \ge |V_{\rm p}|$ . Under these conditions, because for n - channel FET, gate is p - type and source is n - type, there will be some current called *gate reverse current* or *gate cut off current*, designed as $|_{GS}$ , this is when drain is shorted to source. There exists some drain current under these conditions also called $I_{\rm morter}$ . $I_{\rm D}$ (off) and $I_{\rm CSS}$ will be in the range 0.1 amps to few nano amps at 25°C, and increase by a factor of 1000 at a temperature of 150°C. $I_{\rm GSS}$ is due to the minority carries of the reverse biased gate. Source junction, $I_{\rm Doff}$ is due to the carriers reaching drain from source because channel resistivity will not become infinity. Because drain is at positive potential for n-channel FET, more electrons will reach the drain. ### 4.10.3 APPLICATIONS - 1. JFETs make good digital and analog switches, off resistance is very high. - They are used in special purpose amplifiers such as very high input resistance amplifiers, buffers voltage follower etc. - It can be used as a voltage controlled resistance because resistivity of the channel varies with V<sub>tw</sub>. ## 4.11 FET SMALL SIGNAL MODEL The equivalent circuit for FET can be drawn exactly in the same manner as that for a vacuum tube. The drain current $I_D$ is a function of gate voltage $V_{GS}$ and drain voltage $(V_{DS})$ $$I_{D} = f(V_{CS}, V_{DS}) \qquad ....(1)$$ Expanding (1) by Taylor's series, $$\Delta I_D = \left. \frac{\partial I_D}{\partial V_{BS}} \right|_{V_{pr}} \left. \Delta_{GS} - \frac{\partial I_D}{\partial V_{PS}} \right|_{v_{abs}} \; , \Delta V_{DS}$$ In the small signal notation the incremental values can be assumed to be ale quantities. $$\begin{split} \Delta I_D = I_d: \; \Delta V_{GS} = V_{gs}: \Delta V_{DS} = V_{ds} \\ I_d = g_{mi}, \; V_{gs} + \frac{1}{r_d} : V_{ds} \\ \end{split}$$ where, $$g_{mi} = \frac{\partial I_{Di}}{\partial V_{GS}} \Big|_{V_{ds}} \\ \text{or} \qquad \frac{\Delta I_{Di}}{\Delta V_{GS}} \Big|_{V_{ds}} = \frac{I_{\Delta i}}{V_{ds}} \Big|_{V_{DS}} \end{split}$$ The mutual conductance or transconductance. Sometimes it is designated as $y_{f_g}$ or $g_{f_g}$ the second subscript 's' indicating common source and y or g for forwards transadmittance or conductance respectively. # 4.11.1 DRAIN RESISTANCE OR OUTPUT RESISTANCE $r_{\rm in}$ Fig 4.42 Drain characteristics of JFET. Drain conductance = $y_{DS}$ = output conductance for common source. $\mathbf{g}_{\mathbf{m}}$ of FET is analog to $\mathbf{g}_{\mathbf{m}}$ of vacuum tube. $r_{\rm D}$ of FET is analog to $r_{\rm D}$ of vacuum tube. $$\mu \text{ for FET} = \frac{\partial V_{DS}}{\partial V_{CS}}\Big|_{I_D} = \frac{\Delta V_{DS}}{\Delta V_{GS}}\Big|_{V_D} = \frac{V_{ds}}{V_{ds}}\Big|_{I_D}$$ Typical Values $$g_{m} = 0.1 - 10 \text{ mA/V}$$ $r_{d} = 0.1 - 1 \text{ M}\Omega$ $\mu = r_{d}, g_{m}$ $C_{yz} = 1 - 10 \text{ pf}$ $C_{dz} = 0.1 - 10 \text{ pf}$ # 4.11.2 Equivalent circuit for FET The expression for drain current I<sub>d</sub> in the case of a FET is $$I_d = g_{mi} V_{gs} + \frac{1}{r_d} V_{ds}$$ This is similar to the expression $I_p$ of a triode. So the equivalent circuit can be drawn as a current source in parallel with a resistance. Hetween gate and source the capacitance is $C_{gs}$ and $C_{gd}$ is the barrier capacitance between gate and drain. $C_{ds}$ represents the drain to source capacitance of the channel. (See Fig. 4-43). Fig 4.43 JFET equivalent circuit This is high frequency equivalent circuit because we are considering capacitances. In low frequency circuit, $X_C$ will be very large so C is open circuit and neglected. FET is a voltage controlled device: by controlling the channel width by voltage, we are controlling the current. If we neglect the capacitances the equivalent circuit of FET can be drawn as given in Fig. 4.44. This is similar of a transistor *h-parameter* equivalent circuit Fig 4.44 Simplified equivalent circuit Arrow mark is downwards in the current source $g_m V_{gs}$ because the current (conventional current) is flowing from drain to source for n-channel FET (Because electrons are the majority carriers). # 4.16 Problem For a p-channel silicon FET, with a = $2 \times 10^{-4}$ cm. (effective channel width) and channel resistivity $\rho = 1000$ - cm. Find the pinch off voltage. ### Solution $$V_p = \frac{e.N_A}{2 \, \epsilon} \, a^2 \, \text{ for p-channel FET}$$ For Si, $$\varepsilon = 12 \, \epsilon_0 \, \mu_p = 500 \, \text{cm}^2/\text{v-sec.}$$ $$\sigma = \frac{1}{\rho} = \rho \, \mu_p \, \epsilon = N_A \, \mu_p \, \epsilon$$ or $$e.N_A = \frac{1}{\rho \mu_p} = \frac{1}{10 \times 500}$$ or $$e.N_A = 2 \times 10^{-4} \left(2 \times 10^{-4}\right)^2 = 3.78 \, \text{V}$$ $$\therefore V_p = \frac{2 \times 10^{-4} \left(2 \times 10^{-4}\right)^2}{2 \times 12 \left(36 \pi \times 10^{-4}\right)^2} = 3.78 \, \text{V}$$ ## 4.17 Problem For an n-channel silicon FET, with a = 3 × 10<sup>-1</sup> cm and N<sub>D</sub> = 10<sup>15</sup> electrons/cm<sup>3</sup>. Find (a) The pinch off voltage. (b) The channel half width for $V_{\rm GS} = \frac{1}{2} \, V_{\rm P}$ and $I_{\rm D} = 0$ . ## Solution (a) $$V_{p} = \frac{eN_{p}}{2e} a^{2}$$ $$= \frac{1.6 \times 10^{-15} \times 10^{19} \times \left(1 \times 10^{-14}\right)^{2}}{2 \times 12 \times \left(36 \Pi \times 10^{11}\right)^{-1}}$$ $$= 6.8 V$$ (b) $$b = ? \quad \text{for} \qquad V_{GS} = \frac{V_{p}}{2}.$$ $$b = a \left[1 - \left(\frac{V_{GS}}{V_{p}}\right)^{\frac{1}{2}}\right]_{j}$$ $$= (3 \times 10^{-4}) \left(1 - \left(\frac{1}{2}\right)^{\frac{1}{2}}\right)$$ $$= 0.87 \times 10^{-4} \text{cm}$$ # 4.18 Problem Show that for a JPET, $$g_{m} = \frac{2}{|V_{n}|} \sqrt{I_{DSS}} I_{DS}^{m-1}$$ Solution $$\begin{split} I_{DS} &= I_{DSS} \left( 2 - \frac{V_{OS}}{V_p} \right)^2 \\ g_{in} &= \frac{\partial I_{ai}}{\partial V_{os}} \\ &= - \frac{2I_{DSS}}{V_p} \left( 1 - \frac{V_{OS}}{V_p} \right) \\ &= g_{ai} \left( 1 - \frac{V_{OS}}{V_p} \right) \end{split}$$ where $g_{mn}$ is the transistor conductance $g_m$ for $V_{GS} = 0$ . $$\begin{split} g_{mn} &= -\frac{2I_{DSS}}{V_p} \\ & , \qquad g_m = -\frac{2I_{DSS}}{V_s} \left(1 + \frac{V_{DS}}{V_p}\right) \\ But & I_{DS} \cdot I_{DSS} \left(1 + \frac{V_{GS}}{V_p}\right)^2 \\ or & \left(1 + \frac{V_{GS}}{V_p}\right) = \sqrt{\frac{I_{DS}}{I_{DSS}}} \\ & , \qquad g_m = -\frac{2I_{DSS}}{V_p} \cdot \sqrt{\frac{I_{DSS}}{I_{DSS}}} \\ & = -\frac{2}{V_m T} \sqrt{I_{DSS} J_{DSS}} \end{split}$$ # 4.19 Problem Show that for small values of $V_{\rm GS}$ compared with $V_{\rm p}$ , the drain current is $I_0 \sim I_{\rm DSS} + g_{\rm mo} V_{\rm GS}$ . Solution $$I_{D} \subseteq I_{DSS} \cong g_{no} \setminus V_{LS}$$ $$\begin{split} I_{D} & = I_{DSN} \left( 1 - \frac{V_{tot}}{V} \right)^2 \\ & = I_{DSN} \left( 1 - \frac{2V_{tot}}{V_{p}} - \frac{V_{tot}^2}{V_{p}} \right) \\ & = I_{DSN} \left( 1 - 2\frac{V_{tot}}{V_{p}} \right) V_{tot} \\ & = I_{DSN} \left( 1 - 2\frac{V_{tot}}{V_{p}} \right) V_{tot} \\ & = I_{DSN} \left( \frac{2I_{tot}}{V_{p}} \right) \\ & = I_{DSN} \left( \frac{2I_{tot}}{V_{p}} \right) \\ & = I_{DSN} \left( \frac{2I_{tot}}{V_{p}} \right) \end{split}$$ # 4.12 FET TREE The input Z of JFET is much higher compared to a junction transistor. But for MOSFETs, the input Z is much higher compared to JFETs. So these are very widely used in ICs and are fast replacing JFETs. Fig 6.45 FET Tree. There are two types of MOSFETs, enhancement mode and depletion mode. These devices, derive their name from Metal Oxide Semiconductor Field Effect Transistor (MOSFET) or MOS transistor (See Fig. 4.46). These are also known as IGFET (Insulated Gate Field Effect Transistor). The gate is a metal and is insulated from the semiconductor (source and drain are semiconductor type) by a thin exide layer. In FETs the gate source junctions is a pin junction (i) If the source is nitype, gate will be p-type). But in MOSFETs, there is no p-n junction between gate and channel, but rather a capacitor consisting of metal gate contact a dielectric of $SiO_2$ and the semiconductor channel. (two conductors separated by dielectric). It is this construction which accounts for the very large input resistance of $10^{19}$ to $10^{19}\Omega$ and is the major difference from the JFET. The symbols for MOSFETs are, n-channel MOSFET, depletion type Fig 4.46 p-channel MOSFET, depletion type Fig 4.47 Some manufacturers internally connect the bulk to the source. But in some circuits, these two are to be separated (See Fig. 4.46). The symbol, if they are connected together is, given in Fig.4.47. for pi-channel, the arrow will point outwards. Bulk is the substrate material taken. ## Advantages of MOSFETs (over JFETs and other devices) - 1. High package density -- 10<sup>5</sup> components per square em. - High fabrication yield, p channel Enhancement mode devices require 1 diffusion and 4 photo masking steps. But for bipolar devices, 4 diffusions and 8 – 10 photo masking steps are required. - 3. Input impedance is very high $Z_a = 10^{14} \Omega$ . - Inherent memory storage: charge in gate capacitor can be used to hold enhancement mode devices ON. - CMOS or NMOS reduces power dissipation, micropower operation. Hence, CMOS ICs are popular. - Can be used as passive or active element. Active : As a storage device or as an amplifier etc. Passive: As a resistance or voltage variable resistance. Self Isolation: Electrical isolation occurs between MOSFETs in ICs since all p-n junctions are operated under zero or reverse bias ## Disadvantage - Slow speed switching. - 2. Slower than bipolar devices. - Stray and gate capacitance limits speed. #### 4.12.1 ENHANCEMENT TYPE MOSFET n-channel is induced, between source and drain. So it is called as n-channel MOSFET. For the MOSFET shown in Fig. 4.48, source and drain are n-type. Gate is Af (metal.) in between oxide fayer is there. The source and drain are separated by 1 mil. Suppose the p substrate is grounded, and a positive voltage is applied at the gate. Because of this an electric field will be directed perpendicularly through the oxide. This field will induce negative charges on the semiconductor side. The negative charge of electrons which are the minority carriers in the p-type substrate form an inversion layer. As the positive voltage on the gate increases, the induced negative charge in the semiconductor increases. The region below the $\mathrm{SiO}_2$ exide layer has n-type carriers. So the conductivity of the channel between source and drain increases and so current flows from source to drain through the induced channel. Thus, the drain current is enhanced by the positive gate voltage and such a device is called an *enhancement type MOS* Fig 4.48 n-channel MOSFET The volt-ampere drain characteristic of an a-channel enhancement mode MOSFET are as shown in Fig. 4.49. Fig 4.49 The current $I_D$ for $V_{GS} \le 0$ is very small being of the order of few nano amperes. As $V_{GS}$ is made positive, the current $I_D$ increases, slowly first and then much more rapidly with an increase in $V_{GS}$ (Fig. 4.49(b)). Sometimes the manufacturers specify gate, source threshold voltage $V_{GST}$ at which $I_D$ reaches some defined small value $\succeq 10\mu A$ . For a voltage $\le V_{GST}$ , ( $V_{GS}$ threshold) $I_D$ is very small. $I_{D(ON)}$ of MOSFET is the maximum value of $I_D$ which remains constant for different values of $V_{DS}$ . In the ohmic region, the drain characteristic is given by $$I_D = \frac{\mu C_0.w}{21.} \left[ 2(V_{GS} - V_T) | V_{GS} - V_{GS}^2 \right]$$ where . $\mu = Majority carriers mobility.$ C<sub>0</sub> – Gate capacitance per unit area Channel length. Channel width perpendicular to C The ohmic region in the $I_D$ vs $V_{DS}$ characteristic of FET or MOSFET is also known as *triode region*, because like in a triode $I_D$ increases with $V_{DS}$ . The constant current region is known as *pentode region* because the current remains constant with $V_{DS}$ Fig 4,50 MOSFET structure ## 4.12.2 MOSFET OPERATION Consider a MOSFET in which source and drain are of n-type. Suppose a negative potential is applied between gate and source. $SiO_3$ is an insulator. It is sandwiched between two conducting regions the gate (metal) and the S.C p-type substrate. Therefore, equivalent capacitor is formed, with ${ m SiO_2}$ as the dielectric whenever a positive charge is applied to one plate of a capacitor ${ m a}$ corresponding negative charge is induced on the opposite plate by the action of the electric field. with in the dicloctric. A positive parential is applied to the gate. So a negative charge is induced on the opposite plate by the action of electric field within the dielectric, in the p - substrate. This charge results from the minority carriers (electrons) which are attracted towards the area below the gate, in the p - type substrate. The electrons in the p - substrate are attracted towards the lower region of $SiO_2$ layer because there is positive field acting from the gate through $SiO_2$ layer, because of the applied positive potential to the gate $V_{\rm GS}$ . As more number of electrons are attracted towards this region, the hole density in the p - substrate (below the SiO, layer between n - type source and drain only) decrease. This is true only in the relatively small region of the substrate directly below the gate. An $\eta$ - type region now extends continuously from source to drain. The $\eta$ channel below the gate is said to be induced because it is produced by the process of electric inductor. If the positive gate potential is removed, the induced channel disappears. If the gate voltage is further increased, greater number of negative charge carriers are attracted towards the induced channel. So as the carriers density increases, the effective channel resistance decreases, because there are large number of free carriers (electrons). So the resistance seen by the $V_{\rm DS}$ depends on the voltage applied to the gate. The higher the gate potential, the lower the channel resistance, and the higher drain current $I_{\rm D}$ . This process is referred to as enhancement because $I_D$ increases, and the resulting MOSFET is called *enhancement type MOSFET*. The resistance looking into the gate is high since the oxide is an insulator. The resistance will be of the order of $10^{15}\Omega$ and the capacitance value will also be large. Fig 4.51 MOSFET biasing. Depletion type MOSFET can also be constructed in the same way. These are also known as DE MOSFETs. Here as the gate voltage increases, the channel is depleted of carriers. So channel resistance increases. Here the region below the gate is doped n - type. If negative voltage is applied to the gate, negative charge on the gate induces equal positive charge i.e., holes. These holes will recombine with the electrons of the n - channel between sources drain since channel resistivity increases. The channel is depleted of carriers. Therefore $I_D$ decreases as $V_{GS}$ increases (negative voltage) If we apply positive voltage to $V_{GS}$ , then this becomes enhancement type. ## 4.12.3 MOSFET CHARACTERISDICS There are two types of MOS FETs. - Enhancement type - Depletion type. Depletion type MOSFET can also be used as enhancement type. But enhancement type cannot be used as depletion type. So to distinguish these two, the name is given as depletion type MOSFET which can also be used in enhancement mode. As $V_{\rm GS}$ is increased in positive values (0, +1, +2 etc) if $I_{\rm D}$ increases, then it is enhancement mode of operation because $I_{\rm D}$ is enhanced or increased. As $V_{\rm GS}$ is increased in negative values (0, -1, -2, etc.) if $I_{\rm D}$ decreases, then it is depletion mode of operation. Consider n - channel MOSFET, depletion type. Fig. 4.52. Flg 4.52 n - channel MOSFET. ## DRAIN CHARACTERISTIC: Ip versus VDS When $V_{\rm OS}=OV$ , for a given $V_{\rm DS}$ , significant current flows just like in a JFET. When the gate is made negative (i.e., $V_{\rm OS} \sim -1V$ .) it is as if a negative voltage is applied for one plate of plate capacitor. So a positive charge will be induced below the gate in between their type source and drain. Because it is semiconductor electrons and holes are induced in it below the gate. The channel between the source and drain will be depleted of majority carriers electrons, because these induced holes will recombine with the electrons. Hence, the free electron concentration in the channel between source and drain decreases or channel resistivity increases. Therefore current decreases as $V_{\rm CS}$ is made more negative (i.e., -1, -2, etc. This is the depletion mode of operation, because the channel will be depleted of majority carriers as $V_{\rm CS}$ is made negative (for n-channel MOSFET). In a FET, there is a p - n junction between gate and source. But in MOSFET. there is no such p - n junction. Therefore, positive voltage positive $V_{GS}$ can also be applied between gate and source. Now a negative charge is induced in the channel, thereby increase free electron Fig 4.53 Drain characteristics (N MOS). concentration. So channel conductivity increases and hence $I_{\rm D}$ increases. Thus, the current is enhanced. So, the device can be used both in enhancement mode and depletion mode. In the transfer characteristic as $V_{GS}$ increases, $V_{O}$ increases. Similarly in the depletion mode as $V_{GS}$ is increases in negative values, $I_{O}$ decreases Fig 4.54 Gate characteristics A JFET is a depletion type, because as $V_{GS}$ is made positive (+1, +2 etc for n-channel FET) $I_{\rm D}$ increases. So it can be used in enhancement type. But there is no other type of JFET which is used only in enhancement mode and no depletion mode, hence no distinction is made. ## 4.12.4 MOSFET GATE PROTECTION The SiO<sub>2</sub> layer of gate is extremely thin, it will be easily damaged by excessive voltage. If the gate is left open circuited, the electric field will be large enough (due to accumulation of charge) to cause punch through in the SiO<sub>2</sub> layer or the dielectric. To prevent this damage, some MOS devices are fabricated with zener diode between gate and substrate. When the potential at the gate is large, the zener will conduct and the potential at the gate will be limited to the zener breakdown voltage. When the potential at the gate is not large, the zener is open circuited and has no effect on the device. If the body (bulk) of MOS transistor (MOSFET) is p • type Silicon, and if two 'n' regions separated by the channel length are diffused into the substrate to form source and drain n-channel enhancement device (designated as NMOS) is obtained. In NMOS, the induced mobile channel surface charges would be *electrons*. Similarly, if we take notype substrate and diffuse two poregions separated by the channel length to form source and drain, PMOSEET will be formed. Here in the induced mobile channel surface charges would be *holes*. ## 4.12.5 COMPARISON OF p-CHANNEL AND n-CHANNEL MOSFETS Initially there were some fabrication difficulties with n-channel MOSFETs. But in 1974, these difficulties were overcome and mass productions of n-channel MOSFETs began. Thus NMOSFETs have replaced PMOSs and PMOSFETs have almost become obsolete. The hole mubility in Silicon at normal fields is 500 cm<sup>2</sup>/v.sec. Electron mobility – 1300cm<sup>2</sup>/v-Sec. Therefore p-channel ON resistance will be twice that of n-channel MOSFET ON resistance (ON resistance means the resistance of the device when I<sub>D</sub> is maximum for a given $$V_{DS}$$ ) ON resistance depends upon " $\mu$ " of carriers because $\sigma \sim \frac{1}{\rho} \sim ne\mu_n$ or $pe\mu_p$ . If the ON resistance of a p-channel device were to be reduced or to make equal to that of n - channel device, at the same values of $l_{\rm D}$ and $V_{\rm DS}$ etc. then the p-channel device must have more than twice the area of the n-channel device. Therefore n - channel devices will be smaller or packing density of n-channel devices is more (R = $$\frac{\rho l}{A}$$ R is decreased by increase in A). The second advantage of the NMOS devices is fast switching. The operating speed is limited by the internal RC time constant of the device. The capacitance is proportional to the junction cross sections. The third advantage is NMOS devices are TTL compatible since the applied gate voltage and drain supply are positive for an ni-channel enhancement MOS. (Because in n-channel MOS, source and drain are n-type. So drain is made positive. For enhancement type the gate which is Al metal is made positive). ### 4.12.6 ADVANTAGES OF NMOS OVER PMOS - NMOS devices are fast switching devices since electron mobility is less than holes. - NMOS devices are FTL compatible since V<sub>isc</sub> and V<sub>isc</sub> to be applied for NMOS devices are positive. - Packing density of NMOS devices is more. - The ON resistance is less because conductivity of NMOS devices is more since μ of electrons is greater than that of holes. ## 4.13 THE DEPLETION MOSFET In enhancement type MOSFET, a channel is not diffused. It is of the same type (p-type or n-type) as the bulk or substrate. But if a channel is diffused between source and drain with the same type of impurity as used for the source and drain diffusion depletion type MOSFET will be formed. Fig 4.55 Depletion MOSFET. The conductivity of the channel in the case of depletion type is much less compared to enhancement type. The characteristics of depletion type MOSFETs are exactly similar to that of JFET. When $V_{\rm DS}$ is positive and $V_{\rm GS}=0$ , large drain current denoted as $I_{\rm DSS}$ (Drain to source corrent saturation value) flows. If $V_{\rm GS}$ is made negative, positive charges are induced in the channel through SiO<sub>2</sub> of the gate capacitor. But the current in MOSPET is due to majority carriers. So the induced positive charges in the channel reduces the resultant current $I_{\rm DS}$ . As $V_{\rm GS}$ is made more negative, more positive charges are induced in the channel. Therefore its conductivity further decreases and hence $I_{\rm D}$ decreases as $V_{\rm RS}$ is made more negative (for n-channel depletion type). The current $I_{\rm D}$ decreases because, the electrons from the source recombine with the induced positive charges. So the number of electrons reaching the drain reduces and hence $I_{\rm D}$ decreases. So because of the recombination of the majority carriers, with the induced charges in the channel, the majority carriers will be depleted. Hence, this type of MOSFET is known as depletion type MOSFET. IFET and depletion MOSFET have identical characteristics. A MOSFET of depletion type can also be used as enhancement type. In the case of n-channel depletion type (source and drain are n-type), if we apply positive voltage to the gate-source junction, negative charges are induced in the channel. So, the majority carriers (electrons in the source) are more and hence $I_D$ will be very large. Thus, depletion type MOSFET can also be used as enhancement type by applying positive voltage to the gate (for n-channel type). Fig 4.56 Drain characteristics of DMOSFET. Fig 4.57 Gate characteristics of depletion type MOSFET. ## Problem 4.20 A JFET is to be connected in a circuit with drain load resistor of 4.7 k $\Omega$ , and a supply voltage of $V_{00} = 30V$ . $V_{0}$ is to be approximately 20V, and is to remain constant within $\pm$ 1V. Design a suitable self-bias execuit. #### Solution $$\begin{split} \mathbf{V}_D &= \mathbf{V}_{DD} - \mathbf{I}_D \cdot \mathbf{R}_L \\ \mathbf{I}_D &= \frac{\mathbf{V}_{DD} - \mathbf{V}_D}{\mathbf{R}_1} \\ &= \frac{30\mathbf{V} - 20\mathbf{V}}{4.7\mathbf{k}\Omega} - 2.1 \text{ mA} \end{split}$$ for $V_D$ to be constant, it should be within $\pm 1V$ . $$\Delta I_D = \frac{\pi V}{R_B}$$ $$= \frac{\pm 1 V}{4.7 k\Omega} \simeq \pm 0.2 mA$$ Fig 4.58 For Problem 4.20. $$I_D = (2.3 \pm 0.2 \text{mA})$$ $I_D(\text{min}) = (2.1 + 0.2) = 1.9 \text{mA}$ $I_D(\text{max}) = (2.1 \pm 0.2) = 2.3 \text{mA}$ Indicate the points A and B on the maximum and minimum transfer characteristics of the FET. Join these two points and extend it till it cuts at point C. The reciprocal of the slope of the line gives Rg Fig 4.59 For Problem 4.20. $$R_S = \frac{\Delta V}{\Delta I} = \frac{10V}{2.5 \text{mA}} = 4k\Omega$$ The bias line intersects the horizontal axis at $V_G = 7V$ An external bias of 7V is required. $$V_{G} = \frac{R_{2}}{R_{1} + R_{2}} N_{DD}$$ $$\frac{R_{2}}{R_{1} - R_{2}} = \frac{V_{G}}{V_{DD}} = \frac{7V}{30v}$$ $$\frac{R_{2}}{R_{1}} = \frac{7}{23}$$ $R_2$ and $R_1$ should be large to avoid overloading input signals. If $R_2 = 700 \text{ k}\Omega$ , $$R_1 = 2.3 \text{ M}\Omega$$ ## 4.21 Problem (a) For the common source amplifier, calculate the value of the voltage gain, given $r_d = 100 \text{ k}\Omega, \ g_m = 300 \, \mu \ , \ R_1 = 10 k \Omega,$ $$\mathbf{A_{V}} = \frac{-\mathbf{g_{m}} \mathbf{r_{d}} \cdot \mathbf{R_{v}}}{\mathbf{rd} + \mathbf{R_{b}}} = \frac{-3000 \times 10^{-6} \times 100 \times 10^{3} \times 10 \times 10^{3}}{\left[100 \times 10^{3}\right] \cdot \left[101 \times 10^{3}\right]} = -27.3$$ Solution (b) If $C_{DS} = 3pf$ , determine the output impedance at a signal frequency of 1MHz $$\begin{split} X_{C} &= \frac{1}{2\pi f |C_{DS}|} \\ f &= 1 |MHz|, \\ X_{C} &= \frac{1}{2\pi \times 1 \times 10^{6} \times 3 \times 10^{-62}} = 53 k\Omega \\ |Z_{O}| &= -\frac{R_{O} X_{C}}{\sqrt{R_{O}^{2} + X_{C}^{2}}} \\ |Z_{O}| &= -\frac{9.09 k\Omega \times 53 k\Omega}{\sqrt{(9.09 k\Omega)^{2} - (53 k\Omega)^{2}}} = 8.96 k\Omega \end{split}$$ ## 4.14 CMOS STRUCTURE (COMPLEMENTARY MOS) This is evolved because of circuits using both PMOS and NMOS devices. It is the most sophisticated technology. CMOS devices incorporate p-channel MOSFET and n-channel MOSFET. The advantages that we get with this complementary use of transistor are: - Low power consumption. - 2. High speed. But the disadvantages are - 1. Fabrication is more difficult. More number of exidation and diffusion steps are involved. - 2. Fabrication density is less. Less number of devices per unit area, because the device chip area is more. ## 4.14.1 MNOS STRUCTURE In this process, we will have Silicon semiconductor $SiO_2$ over it and then layer of Silicon Nitride $(Si_1N_4)$ and a metal layer. So we get the *Metal*, *Nitride*, $(Si, N_4)O_3$ ide $(SiO_2)$ and Semiconductor structure. Hence, the name MNOS. So the dielectries between metal (AI) and semi-conductor (Si) is a sandwich of $SiO_2$ and $Si_1N_4$ , whereas in ordinary MOSFFTs we have only $SiO_3$ . Fig 4.60 MNOS FET. The advantages are: - Low threshold voltage V<sub>2</sub>. (V<sub>1</sub> is the voltage of the drain. (V<sub>1</sub>) beyond which only the increase in drain current I<sub>1</sub> will be significant) - Capacitance per unit area of the device is more compared to MOS structure. Because the dielectric constant will have a different value since because C is more, charge storage is more. It is used as a memory device. #### 4.14.2 SOS - MOS STRUCTURE This is Silicon On Suphire MOS structure. The substrate used (Fig.4.61) is the silicon crystal grown on Saphire subtrate. For such a device, the parasitic capacitance will be very low. Fig 4.61 SOS - MOS Structure. #### 4.14.3 VOLTAGE BREAKBOWN IN JEETS There is a p-n junction between gate and source and gate and drain. Just as in the case of a p-n junction diode if the voltage applied to the p-n junction of G and S, or G and D junction or D and S junctions increase, avalanche breakdown will occur. Fig 4.62 JFET circuit. # $\mathbf{BV}_{\mathbf{min}}$ : This is the value of $V_{pq}$ that will cause junction breakdown, when the source is left open i.e., $I_q = 0$ ## BV cs : This is the value of $V_{GS}$ that will cause breakdown when drain is shorted to source. When drain is shorted to source, there will not be much change in the voltage which causes breakdown. So, $$BV_{GSS} = -BV_{DGO}$$ For a p-channel FET. Gate is n-type, S and D are p-type. A positive voltage is applied to to and negative voltage to drain. Therefore with respect to D, $V_{\rm th}$ , is negative voltage, $V_{\rm GS}$ is positive voltage because G is at positive potential with respect to source. Since $BV_{\rm GSS} = -BV_{\rm train}$ gate junction breakdown can also result by the application of large $V_{\rm GS}$ . $$V_{DS} = V_{DG} + V_{GS}$$ $\therefore$ More $V_{ng}$ that can be applied to a FET = Max, $V_{txg} + Max$ , $V_{tgg}$ $BV_{Ds}/X = Breakdown voltage V_{DS}$ for a given value of $V_{GS}$ . X indicates a specific value of V<sub>DC</sub> $$BV_{DSX} = BV_{DSX} - V_{DSX}$$ ## 4.22 Problem Determine the values of $V_{i,s}$ , $I_{i,s}$ and $V_{i,s}$ for the circuit shown in using the following data $$I_{BS} = 5mA; V_{B} = +5 \text{ V. } R_{N} = 5k\Omega, R_{N} = 2k\Omega; V_{BD} = 10V$$ ### Solution The gate is at DC ground potential, since no DC voltage is applied between gate and Source. But $$V_{GS} = V_{GS} = 0$$ But $V_{GS} = V_{GS} = 0$ But $V_{GS} = V_{GS} = 0$ But $V_{GS} = V_{GS} = 0$ But $V_{GS} = V_{GS} = 0$ $V_{GS} = V_{GS} = 0$ $V_{GS} = V_{GS} = 0$ $V_{GS} = -3.2V$ and $V_{GS} = -7.8V$ . The pinch off voltage $V_p$ for which $I_p$ becomes zero is given as 5V therefore $V_{QS}$ cannot be 7.8 V. Therefore $V_{QS} = -3.2V$ 1. $$I_{\rm p} = (5 \times 10^{15})(1 - 0.64)^2 = 0.65 \text{ m/s}$$ $$I_{\rm p} = R_{\rm p} \approx 2000 \ I_{\rm p} \approx 1.3 \text{ V}$$ $$I_{\rm p} = R_{\rm s} = 5000 \ I_{\rm p} = 3.25 \text{ V}$$ $$V_{\rm ps} = 10 - 1.3 = 3.25 \times 5.45 \text{ V}$$ The LL - must be conducting. If $V_{ijk} = -7.8V$ , the FET in cut of Therefore $V_{ijk} = -5V$ . Therefore $V_{ijk}$ is chosen as -3.2V. ## 4.15 SILICÓN CONTROLLED RECTIFIER Silicon controlled rectifier (SCR) is a 4-layer p-n-p-n device. In one type of construction, n-type material is diffused into a silicon pup pellet to form alloy junction. From the diffused a region, the cathode connection is taken. From the piregion on the other side anode is formed. Gate is taken from the piregion into which nink perimpurity is diffused. So in the symbol for SCR, the gate is shown close to the cathode, projecting into it. This is known as planar construction. Fig 4.64 SCR structure. Fig 4.65 SCR symbol. ## 4.15.1 ANNITAR TYPE OF CONSTRUCTION OF SCR In this type of construction gate is central to the device, with the cathode surrounding it. This is also called as shorted emitter construction. The advantages of this type construction are - (i) Fast turn on time - (ii) Improved high temperature capabilities #### 4.15.2 STATIC CHARACTERISTICS The gate current $I_{ij}$ determines the necessary forward voltage to be applied between anode and cathode (Anode positive with reference to cathode) to cause conduction or to turn SCR \*ON\*. So that current flows through the device. As the gate current increases, the voltage to be applied between anode and cathode to turn the device ON decreases. If the gate is open, $I_{\rm G}=0$ , the SCR is in the OFF state. This is also known as forward blocking region. The anode current that flows is only due to leakage. But if the voltage between anode and cathode is increased beyond a certain voltage, $V_{\rm RG}$ called as the forward breakover voltage, the SCR will turn ON and current will be limited by only the applied voltage $V_{\rm RG}$ called as the forward breakover voltage, the SCR will turn ON and current will be limited by only the applied voltage # $V_{BOO}$ : THE FORWARD BREAK OVER VOLTAGE This is the voltage to be applied between anode and cathode to turn the SCR ON, when $I_{\rm C}=0$ . BO: Breakover O: Zero gate current. As the gate current is increased, the forward break over voltage decreases. If the value of $I_G$ is very large $\approx 50$ mA, the SCR will turn ON immediately when same voltage is applied between anothe and cathode. Usually, some voltage is applied between the anode and cathode of the SCR, and it is turned ON by a pulse of correct in the gate Fig 4.66 SCR Characteristics # Holding current $\mathbf{f}_{\mathbf{H}}$ Once SCR is ON, a minimum amount of current is required to flow to keep the device ON. If the current is lowered below I<sub>10</sub>, by increasing external circuit resistance, the SCR will switch off. Once the SCR is turned ON, the gate looses control over the device. The gate can not be used to switch off the device. If $V_{A} = 0$ is reduced to zero (as automatically happens in rectifying application) or if the current is reduced helow $I_{H^0}$ the device will turn off. # $\mathbf{I}_{ij}$ : Holding Current Minimum Anode Current required to keep SCR in the conducting state. If $I_A$ goes below $I_{H'}$ SCR is turned off ( To hold in conducting state ). # LATCHING CURRENT I, Minimum value of $I_{\lambda}$ to be reached to keep SCR in the ON state even after the removal of gate trigger signal. (To lafth on to the conducting state.) ## 4.15.3 Analysis of the Operation of SCR The SCR can be regarded as two transistor connected together. The SCR can be regarded as two transistor p-n-p and n-p-n. The Base of p-n-p transistor is connected to the collector of the n-p-n transistor. The base of n-p-n transistor is connected to the collector of p-n-p transistor. The emitter of n-p-n transistor is the cathode. The emitter of p-n-p transistor is the anode. Suppose a positive voltage is applied to the anode (p type) since there is no base injection for both the transistors, the transistors are off. The only current is the leakage current, $I_{CO_1}$ and $I_{CO_2}$ of the two transistors. Therefore when SCR is not turned ON, the current that results is the leakage current ( $I_{CO_1} + I_{CO_2}$ ). Fig 4.67 Two transistor analogy of SCR. # CONSIDER TRANSISTOR Q. The base current for the transistor $Q_1, I_{R1}$ is the collector current $I_{C2}$ of $Q_2$ $$\begin{aligned} I_{C} &= \beta \left( 1_{B} + I_{CO} \right) + I_{CO} \\ I_{B1} &= I_{C2} \\ I_{C1} &= \beta_{1} \left( 1_{C2} + I_{CO1} \right) + I_{CO1} \\ &= I_{CO} + \beta_{1} \left( 1_{C2} + I_{CO1} \right) + I_{CO1} \end{aligned} .....(4)$$ # CONSIDER TRANSISTOR Q2 The base current of transistor $Q_2$ is the collector current $I_{C1}$ of $Q_1$ . $I_{C2} = \left[I_2 \left(I_{C1} + I_{CO2}\right) + I_{CO2}\right] \qquad ........(5)$ Anode current is $I_{F2} = I_{B2} + I_{C2}$ But $$I_{B2} = I_{C1}$$ $I_{A} = I_{C1} + I_{C2}$ $I_{A}$ can be written in the forms, $$\frac{(1 + \beta_1)(1 + \beta_2)(I_{C01} + I_{C01})}{1 - \beta_1 - \beta_2}$$ The two transistor will have wide base regions. So $\beta$ will be small. The value of $\beta$ depends upon the value of $I_{g^{\prime}}$ . When $I_{g}$ is very small, $\beta \geq 0$ . Therefore when $$\beta_1 = \beta_2 = 0$$ . $I_A = \frac{(1_{XO1} + 1_{CO2})(1 + 0)(1 + 0)}{1 + 0 \cdot 0}$ $\cdots I_{CO2} + I_{CO2}$ When a negative voltage is applied from gate to cathodo, to inject holes into the base of $Q_1$ , emitter base junction of $Q_1$ is forward brased. So $I_{C_1}$ increases. But this is the base current for $Q_2$ . So transistor $Q_3$ is funed ON. This increases collector and emitter currents. The $I_{C_2}$ of $Q_3$ now becomes trigger current and so increase $I_{C_1}$ . So the action is one of internal regeneration feed back, until both the transistor are driven into saturation. Once the SCR is turned ON, removal of gate current will not stop conduction because already the transistor $Q_3$ is turned ON and it provides the base injection for $Q_4$ . SCR can be represented as a pnp and spn transistors connected together, as shown in Fig. 4.68. Fig 4,68 Two transistor analogy of SCR. $$\begin{aligned} & \mathbf{f}_{\mathbf{B}1} = \mathbf{f}_{\mathbf{C}2} \\ & \mathbf{f}_{\mathbf{C}1} = \mathbf{f}_{\mathbf{B}2} \\ & \text{Anode correct} = \mathbf{f}_{\mathbf{A}} = \mathbf{f}_{\mathbf{B}1} \end{aligned}$$ General expression for $I_C$ in term of $\beta$ , $I_B$ and $I_{CO}$ is $$I_C = \beta I_B + (\beta + 1) I_{CO}$$ Since for transistor $Q_1$ , $$\mathbf{I}_{C1} = \mathbf{\beta}_1 \mathbf{I}_{B1} + (\mathbf{\beta}_1 + 1) \mathbf{I}_{CO1}$$ .....(6) Since for transistor $Q_{\tau}$ , But $$I_{C2} = \beta_2 I_{B2} + (\beta_2 + 1) I_{CO2}$$ $$I_{BC} = I_{C1}$$ $$I_{C2} = \beta_2 I_{C1} + (\beta_2 + 1) I_{CO2}$$ $$I_{A} = I_{B1} = I_{C1} + I_{B1}$$ $$= \beta_1 I_{B1} + (\beta_1 + 1) I_{CO1} + I_{B1}$$ $$I_{E1} = I_{A} = (\beta_3 + 1) (I_{B2} + I_{CO1})$$ $$I_{B1} = I_{A} = (\beta_3 + 1) (I_{B2} + I_{CO1})$$ .....(8) Since we must get an expression for Inc. Substitute eq. (6) in (7) Substitute the value of $I_{{\bf B}^{+}}$ from eq. (9) in (8). $$\begin{aligned} & : & I_{E,1} = I_A = (i + \beta_1) \left[ \frac{\beta_2 (i + \beta_1) I_{CD} + (1 + \beta_2) I_{CD2}}{1 - \beta_1 \beta_2} + I_{CD1} \right] \\ & = (1 - \beta_1) \left\{ \frac{\beta_2 I_{CD1} + \beta_1 \beta_2 I_{CD1} - I_{CD2} - \beta_2 I_{CD2} + I_{CD1} - \beta_1 \beta_2 I_{CD1}}{1 - \beta_1 \beta_2} \right\} \\ & = (i + \beta_1) \left\{ \frac{I_{CD1} (i + \beta_2) + I_{CD2} (i + \beta_2)}{1 + \beta_1 \beta_2} \right\} \\ & = \frac{(i + \beta_1)(i + \beta_2)(I_{CD1} + I_{CD2})}{1 - \beta_1 \beta_2} \end{aligned}$$ ## 4.15.4 ANOID: TO CATRODY VIII (AGE - CURREN) CHARACTERISTIC Fig 4.69 SCR characteristics. ## 4.16 UNIJUNCTION TRANSISTOR (UJT) This device has only one p-n junction and three leads like transistor. Hence it is called as onijunction transistor (UJT). The construction of this device is as shown in Fig. 4.70. Fig 4.70 (a) UJT structure (b) Symbol A bar of high resistivity *n*-type silicon of typical dimensions $8 \times 10 \times 35$ mils called base B, is taken and two ohmic contacts are attached to it at the two ends to form the base leads $B_1$ and $B_1$ . A 3 mil aluminium wire, called emitter E is alloyed to the base close to $B_2$ to form a *p-n* rectifying junction. This device was originally described in the literature as the double-base diode. But now it is called as UJT (v at has only one *p-n* junction and two base leads). ## 4.16.1 UJT CONSTRUCTION AND OPERATION In UJT, the alloy is formed by diffusing Alluminium into n type silicon close to the $B_2$ lead as shown in Fig. 4.71. The doping and construction is such that, when $E - B_1$ , junction is forward biased, holes are injected into the n-silicon bar from the p-region towards the $B_1$ lead. Holes will not travel upwards because $B_2$ is at positive potential. The doping concentration of p-region is large. So there is sudden increase in the number of holes in the region close to $B_1$ . To recombine with these holes, the free electrons from $B_2$ region will more towards the $B_1$ lead. Thus there is large increase in the number of holes and electrons in the region corresponding to $R_{3_1}$ . Fig 4,71 UJT structure. $\therefore$ $\sigma$ = ne $\mu_r$ \* p e $\mu_p$ . p will be almost comparable with n. Because of increase in the values of n and p. $\sigma$ increases, R<sub>B</sub>, decreases. When the E-B<sub>r</sub> junction is forward biased, even after recombination of holes and electrons, still there will be large number of electrons and holes in the region close to B<sub>r</sub>. So conductivity $\sigma$ increases. $R_{\rm B_1}$ and $R_{\rm B_2}$ have the same temperature coefficient. Therefore material is the same (n type silicon bar). With temperature, because of the increase in the number of free carriers, $R_{\rm B}$ decreases. The net effect is n decreases slightly with the temperature. The change is $\simeq 4\%$ for $100^9$ C rise in temperature, $V_p = (\eta V_{\rm BB} + V_{\rm V})$ . $V_{\rm V}$ decreases with increase in temperature. Because threshold voltage decreases with increase in temperature. Therefore $V_p$ decreases with temperature. Now $R_p$ has positive temperature coefficient. If $R_p$ is chosen such that it increases by the same amount as to decrease in $R_{\rm DI}$ and $\eta$ and $V_{\rm V}$ , $V_p$ will remain constant. Thus, $R_p$ will provide temperature compensation. UJT basically consists of a bar of n-type silicon with one p type emitter providing p-n junction. The emitter will be close to the base two ( $B_2$ ) than base one ( $B_1$ ) (see Fig. 4.73). So UJT consists of emitter and two bases with the emitter close to the second base. The emitter is p-type and the two bases are n-type. The symbol for the voltage between emitter and base 1 ( $B_1$ is n-type). Polarity is as shown in Fig. 4.72. Suppose $V_{BB}$ is the voltage from $B_2$ to $B_1$ . Now if $V_{BB} = 0$ , and positive voltage $V_F$ is applied. The resulting current $I_F$ gives the emitter to base $B_1$ diode characteristic. With $V_{BB} = 10V$ or 20V, there is leakage current $I_{FO}$ from $B_2$ to emitter. (\*: $B_p$ is n-type and E is p-type when $B_p$ is at a higher potential, the minority carries from $B_p$ and E will flow which results in leakage current). It takes $\pm 7$ volts from E to $B_p$ to reduce this current to zero and then cause current to flow in the opposite direction, reaching peak point $V_p$ . After this point $I_p$ increases suddenly and $V_p$ drops. This is the unstable resistance region. This lasts until the valley voltage is reached and the device saturates Fig 4.72 The equivalent circuit for UJT is as shown in Fig. 4.73. The resistance of the silicon bar is represented by two series resistors. $\mathbf{R}_{\mathrm{B}_{3}}$ is the resistance of base two portion, $\mathbf{R}_{\mathrm{B}_{3}}$ is variable resistance. Its value depends upon the bias voltage $\mathbf{V}_{0}$ . The p-n junction formed due in smaller is shown as a diode Fig 4.73 Equivalent circuit of UST. With no voltage applied to the UJT, $R_{BB} = R_{B_0} + R_{B_0}$ . Its value varies from 4.7K $\Omega$ to 10K $\Omega$ for (2N1671). With emitter open, some voltage is applied at $V_{BB}$ . It gets divided across $R_{B_0}$ and $R_{B_0}$ . (Fig. 4.73). The fraction of voltage appearing across $R_{B_0}$ is $$\begin{split} V_{RB'} &= \eta V_{BB} \sim \frac{R_{BI}}{R_{BI} + R_{BJ}} \times V_{BB'} \qquad \text{where}, \\ \eta &= \frac{R_{BI}}{R_{BI} + R_{BJ}} \frac{1}{R_{BJ}} = \text{Entrinsic stand off ratio.} \end{split}$$ Its value lies between 0.5 and 0.82. Since no voltage is applied at the emitter, the diode is reverse biased, because the cathode voltage is $\eta V_{BB}$ and anode current is 0. Now as $V_E$ is increased, from zero and when $V_p$ is $> \eta V_{BB}$ the diode will be forward biased. So the resistivity between E and $B_p$ decreases since holes are injected from emitter into $B_p$ . Therefore $R_{BB}$ decreases of $V_p$ decreases and $I_p$ increases. So negative resistance region results. Peak voltage $V_p = \eta V_{BB} + V_p = 0.5 V_p$ . ## 4.16.2 V - 1 CRARACTERISTIC OF DJT Suppose some voltage $V_{BB}$ is applied between $B_2$ and $B_1$ . If $V_{BB}$ is small, $I_E = 0$ . Then the silicon bar can be considered as an chimic resistance $R_{BB}$ between the leads $B_2$ and $B_3$ . $R_{BB}$ will be in the range 5 to 10 k $\Omega$ . $R_{BB} = (R_{BI} - R_{B2})$ . When $I_E = 0$ , the voltage across $R_{BI} = \eta V_{BB}$ . Where, $$\eta = \frac{R_{B1}}{R_{B2} + R_{B2}}$$ , $\eta$ is called is *intrinsic stand off ratio* and its value lies between 0.5 and 0.75. If $V_g$ is $\leq \eta |V_{gg}$ the p-n junction diode or the E-H junction of DJT is reverse biased and the current $I_g$ is negative. It is the reverse saturation current $I_{gg}$ which is of the order of 10 $R_g$ . If $V_{EE}$ is increased beyond $\eta V_{BB}$ input diode becomes forward biased and becomes positive. So holes are injected from the emitter into the base region $B_1$ . As $V_{EE}$ increases, $I_L$ increases. So the holes injected into $B_1$ region also increases ( $\sigma = \rho e | \mu_0$ ). ... As the hole concentration in the base region increases, its resistivity decreases. So the voltage across $R_B$ , $r_1V_{BB}$ decreases. This is the voltage $V_T$ between E and $B_1$ . So as $I_B$ increases, $V_E$ decreases and the device exhibits negative resistance region. (Fig. 4.74(b)) When $I_B$ is very large the current $I_{B_2}$ flowing from $V_{BB}$ into $B_2$ load can be neglected. For current greater than the valley current, the resistance becomes positive. $$V_p = \eta |V_{BR} + V_V|$$ $V_p = \text{Peak Voltage}$ $V_V = \text{Valley Voltage}$ For current greater than the valley current the resistance becomes positive. (Fig. 4.74.) Fig 4.74 (a) UIT circuit (b) V-I Characterisitic of UIT ## 4.16.3 APPLICATIONS OF UJT - 1. In Relaxation oscillator circuits to produce sawtooth waveforms. - 2. In triggering SCR circuits. - In thyristor circuits. #### 4.17 LED'S These are Light Emitting Diodes. On the application of voltage, when electron transition occurs from excited state to lower energy level, the difference in energy is released in the form of light. Thus light emission takes place. This property is exhibited by direct band gap semi conductor materials The symbol for LED and its V-I characteristics are shown in Fig 4.75. LEDs are always used in Forward Bias. Because when reverse biased energy transition and hence light emission will not take place. Direct Band Gap Materials: Conduction band minorium energy and valence band maximum occur at the same value of K (wave vector) in the $E \times K$ diagram of semiconductors. Indirect Band Gap Conduction band minimum and valence band maximum energy do not occur at the same value of K (wave vector) in the E - K diagram. Photons have high energy and low momentum 1 $$\lambda = \frac{hC}{E} (h) f = E$$ $$\lambda = \frac{12.600}{E} A^{c}$$ In the complete-electromagnetic spectrum visible spectrum extends in the range $\sim 4000$ – 7200 A $^{\circ}$ Semiconducting materials suitable for light emitters should have energy gap $E_{G}$ in the range 1.75 - 3.15 eV. Direct Band gap semiconductors used for LEDs: (Gallium Arsenide)Ga As, (Gallium Antimony) Ga Sb, (Arsenie) As, (Antimony) Sb, (Phosphorous) P. Impurities added are Group II materials: (Zinc) Zo. (Magnesium) Mg. (Cadmium) Cd. Group VI donars: Tellicum Te, Salphur S. Impurity concentration: 10<sup>17</sup> - 10<sup>18</sup> /cm<sup>3</sup>, for donor atoms. Impurity concentration for acceptor atoms: $10^{17} - 10^{19} / \text{cm}^3$ . LEDs are based on Injection Illuminisence. Due to injection of carriers light is emitted. | Gallium phosphide - Zinc oxide | LED | Red colour | |--------------------------------|-----|---------------| | Gallium phosphide N | LED | Green colour | | Silicon Carhide - SiC | LED | Yellow çolour | | Gallium phosphide, P, N | LED | Amber colour | #### 4.18 PHOTO DIODES Instead of photoconductive cells, if a reverse biased p-n junctions diode is used the current sensitivity to radiation can be increased enormously. The mechanism of current control through radiation is similar to that of a photo conductive cell. Photons areate electron hole pairs on both sides of the junction. When no light is applied the current is the reverse saturation current due to minority carriers. When light falls on the device photo induced electrons and holes cross the junction and thus increasing the current through the device. For Photo diodes also dark current will be specified. This is the current through the device with no light falling on the device. It is typically 30 - 70 n A at $V_p = 30 \text{ V}$ . The active diameter of these devices is only 0.1". They are mounted in standard To - 5 package with a window. They can operate at frequencies of the order of 1 MHz. These are used in optical communication and in encoders Fig 4.76 Symbols for photo diode. Fig 4.77 Photo diade reverse characteristics. ## 4.19 PHOTO TRANSISTORS In a photochode, the current sensitivity is much larger compared to a photoconductive cell. But this can be lumber increased by taking advantage of the inherent current multiplication found in a transistor. Photo transistors have a lens, to focus the radiation or light on to the common base junction of the transistor. Photo induced current of the junction serves as the base current of the transistor (i, ). Fig. 4.78 Symbols for Photo transistors Therefore collector current $l_C = (1 : h_{g_0}) l_{\chi}$ The base lead may be left floating or used to bias the transistor into some area of operation. Symbol for photo transistor: If the base lead in left open, the device is called photo duo diode. Symbol is It has two diodes pn and np. So it is called as photo duo diode. Fig. 4.79 Symbol for Photo duo diode. ## SUMMARY The relation between Emitter Efficiency y, Transportation Factor $\beta^*$ and Current Gauræis, $$\alpha = \beta^* \times y$$ - Transistor is an acronym for the words Transfer Resistor. As the input side in furward biased and output side is reverse biased, there is transfer of resistance from a lower value on input side to a higher value on the output side. - Transitor can be used as an amplifiers, when operated in the Active Region. It is also used as a Switch, when operated in the cut-off and saturation regions - The three configurations of Transistor are Common Emitter, Common Base and Common Collector. - The proper name for this device being referred as transistor is Bipolar Junction. Transistor ( BJT ). - The three regions of the output characteristics of a transistor are - Active Region - Saturation Region - Cut-off Region. - HET is UNIPOLAR Device (Unipolar only one type of carriers either holes or electrons). - JEET device has Higher input resistance compared to BJT and Lower input resistance. compared to MOSFET. - The disadventage of JEET amplifier circuits is Smaller Gain Bandwidth product compared to BJT amplifier circuits. $$\bullet \qquad r_{s_0}(ON) = \left. \frac{\partial V_{DS}}{\partial T_0} \right|_{V_{0,n} = K}$$ $$\Phi = \left. \frac{\partial J_{O}}{\partial V_{GS}} \right|_{V_{N} \neq K}$$ • $$\mu = Amplification factor = \frac{\partial V_{1x}}{\partial V_{0x}}\Big|_{x=x}$$ Relation between $\mu$ , $r_a$ and $g_{\mu}$ for a JFET is $\mu = r_a \times g_{\mu}$ . Width of the depletion region $W_a$ for n-channel JFET, interms of peach off voltage $V_{\mu}$ is $$W = \left\{ \frac{2 e}{e N_p} V_p \right\}^{3/2}$$ - Expression for $I_{0s}$ in terms of $I_{0ss}$ , $V_{cs}$ and $V_{s}$ is $I_{o} = I_{0ss} \left\{ 1 + \frac{V_{0s}}{V_{o}} \right\}^{r}$ . - $t_{res}$ = Satuaration value of Dram current when gate is shorted to source. - For zero drift current in the case of JFET, 0.007(I<sub>p</sub>) = 0.0022 g<sub>p</sub> - For zero drift current, in the case of JFETs, |V<sub>p</sub>| − |V<sub>cs</sub>| − 0.63 V - Expression for $\mathbf{g}_m$ for JFET interms of $\mathbf{g}_{m1}$ is, $\mathbf{g}_m = \left(1 \frac{\mathbf{V}_{CS}}{\mathbf{V}_p}\right)$ - The two types of n-channel or p-channel MOSFETs are - Depletion type - Enchancement type - In JFET terminology, B V<sub>000</sub> parameter means the value of breakdown voltage V<sub>00</sub> at breakdown when the source is left open i.e., I<sub>s</sub> = 0. - The parameters B V<sub>cox</sub> stands for breakdown voltage V<sub>cox</sub> when drain is shorted to source. - At high frequencies, the expressions for input capacitance C<sub>n</sub> of JFET shunting R<sub>q</sub> is, C<sub>n</sub> = C<sub>n</sub> + [1 + g<sub>n</sub> (R<sub>1</sub> || r<sub>d</sub>)] C<sub>d</sub> - The purpose of swamping resistor r connected in series with source resistance R<sub>s</sub> in common source (C.S) JFET amplifier is to reduce distortion. - Simplified expression for voltage gian A<sub>c</sub> in the case of common Drain JFET amptifier is $$A_v = \frac{R_s}{R_s + \frac{1}{R_{vv}}}$$ The distortion caused due to the non-linear traffsfer curve of JFET device, in amplifier circuits is known as Square Law Distorion. ## OBJECTIVE TYPE QUESTIONS | ۱. | For identical construction, types of bipolar junction transistor | |-----|-----------------------------------------------------------------------------------------| | | (BJTs) have faster switching times. | | 2. | The arrow mark in the symbols of BJTs indicates | | 3. | For NPN Bipolar Junction Transistor Emitter Efficiency y = | | 4. | Fur PNP Transistor (BJT), the transportation factor β* = | | S. | Relation between $\alpha$ , $\beta^*$ and $\gamma$ for a transistor ( BJT ), $\alpha =$ | | 6. | The expression for α in terms of β for a BJT is | | 7. | The expression for β in terms of α for a BJT is | | 8. | Expression for $I_C$ in terms of $\beta$ , $I_B$ and $I_{CBO}$ is | | 9. | Expression for I <sub>CEO</sub> in terms of I <sub>CEO</sub> and a is | | 10. | D' of a BJT is defined as | | 11. | $\beta'$ of a transistor ( BJF ) is | | 12. | Relation between β' and β is | | 13. | β' is synonymeus to and β is same as | | 14. | β is ( for DC Currents ). | | 15. | $\beta'$ is | | ID. | Hase width modulation is | |-----|-----------------------------------------------------------------------------------------------------| | 17. | IGFET is the other name for device. | | 18. | In JFET recombination noise is less because it is device. | | 19. | The disadvantage of JFET amplifier circuit is, | | 20. | The D, $G$ , S terminals of JFET are similar to | | 21. | The voltage V <sub>ps</sub> at which I <sub>p</sub> tends to level off, in JFET is called | | 22. | The voltage $V_{us}$ at which $I_{u}$ becomes zero in the transfer characteristic of JFET is called | | 23. | The range of reserve for JFET is | | 24. | For low electric fields E, of the order of 10'V/cm, $\mu$ a | | 25. | Expression for V <sub>cs</sub> in terms of V <sub>s</sub> , | | 26 | Expression for low in terms of loss in Las | | 27. | I <sub>res</sub> in defined as | | 28. | JEET can be used as resistor. | | 29 | Relation between μ, r <sub>a</sub> and g <sub>a</sub> for JFET is | | 30. | The square law device is | | 31. | The MOSFET that can be used in both enhancement mode and depletion mode is | | | | ## ESSAY TYPE QUESTIONS - With the help of a neat graph qualitatively explain the Potential distribution through a transistor (BJT). - Explain about the different current components in a transistor. - Derive the relation between β and β\*. - 4. Derive the relation between $\alpha$ , $\beta$ \* and $\gamma$ - 5. Differentiate between the terms $\mathbf{h}_{\mathrm{Pf}_{c}}$ and $\mathbf{h}_{\mathrm{re}}$ . Derive the relationship between them. - Qualitatively explain the input and output. - Explain the V-I characteristics in Common Emitter Configuration. - Describe the V-I characteristics of a transistor in Common Collector Configuration and Explain. - Draw the Eber-Moll Model of a transistor for NPN transistor and explain the same. - Compare the input and output characteristics of BTT in the three configurations, critically. - Compare BJT, JFET and MOSFET devices in all respects. - Derive the expression for the width of Depletion region "W" in the case of p-channel JFET. - Obtain the expression for the pinch off voltage V<sub>p</sub> in the case of n-channel JFET - 14 Deduce the condition for JFET biasing for zero drift current. (d) none of these (a) decreases (a) $R \in s = \frac{V_{CE}}{I_{cr}(sat)}$ (c) R c.s = $\frac{V_{CE} - (sat)}{I_C}$ - Draw the structure and explain the static Drain and Gate characteristics of n-channel. JEET. Repeat the same for p-channel JEET. - Draw the structure of p-channel MOSFET and Qualitatively explain the static Drain and Gate characteristics of the device. - 17. What are the applications of JFET and MOSFET devices? - Give the constructional features of UJT. (h) 19. Qualitatively explain the static V-I characteristics of UJT. increases 20. What is the significance of negative resistance region? Explain how UJT exhibits this characteristics? (c) remains same (b) $R e s = \frac{V_{CE}}{I_{C}(sat)}$ (d) $R \circ s = \frac{V_{CE}}{I_{c}}$ ## MULTIPLE CHOICE QUESTIONS As reverse bias voltage is increased, for a diode, the base width at the junction | 2. | Expr | ession for 'a' | nť a í | SJT in terms o | ıf [ <sub>pe</sub> , | E, t <sub>c</sub> etc is | | | |----|-------|---------------------------------------------------------------|------------------|----------------------------------------------|----------------------|----------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------| | | (a) | $\frac{I_{pc}}{I_{g}}$ | (b) | $\frac{I_{pE}}{I_{E}}$ | (c) | Γ <sub>isc</sub><br>Γ <sub>E</sub> | | $(d)=\frac{I_{nE}}{I_{\zeta^{\prime}}}$ | | 3. | Expr | ession for $oldsymbol{eta}^{ullet}$ | is, | | | | | | | | (a) | 1 pc<br>1 p <sub>B</sub> | (h) | $\frac{f_{DC}}{I_{D_{H}}}$ | (c) | $\frac{l \ pc}{l \mu_\Xi}$ | (d) | l p <sub>p</sub><br>l pc | | 4. | The r | relation betw | eem l | EO, CBO and | lais, | 1 <sub>CEO</sub> = | | | | | (a) | a<br>I <sup>cury</sup> | (b) | $\frac{\Gamma_{CBC}}{(4+\alpha)}$ | (c) | $\frac{1_{ \alpha > 0}}{(1-\alpha)^2}$ | (d) | $I_{\mathcal{C}BQ_{+}}$<br>(1- $\alpha$ ) | | 5. | For a | transistor ir | C.E | configuration ( | to be a | t cut-off, the | condi | ition is, | | | | | | l <sub>CBO</sub> <u>≤</u> – <b>0.4</b> | | | | | | | (c) | $ V_{BE} :=V_{BB}$ | + R <sub>B</sub> | $l_{\rm CBO} \leq -0.1$ | (d) | $V_{BE} = -V_{BE}$ | -К <sub>в.</sub> | $I_{CBO} \le -0.1$ | | 6. | The c | condition for t | test fo | r saturation ic | a BJ1 | C is | | | | | (a) | $\left I_{\mu} \leq \left \frac{I_{C}}{\alpha}\right \right $ | (b) | $ I_B \le \left \frac{I_C}{\beta} \right $ | (c) | $ I_{\mu} \geq \left \frac{I_{\mu}}{\alpha}\right ^{2}$ | (d) | $\left 1_{\mathbf{B}}\right \leq \left \frac{\mathbf{I}_{\mathbf{C}}}{\mathbf{n}}\right $ | | 7, | Expr | ession for sat | prajio | b resistance Ř | cs of a | a transistor ( | RIT) | iв | | 8. | The | symbol show | ı is 🗅 | is that o | งโล | | | | |-----|-------|-----------------------------------------------------|-----------------|---------------------------------------|---------|-----------------------------------------------|--------------|----------------------| | | (a) | DIAC | (b) | GTO | (c) | SCR | (d) T | TRIAC | | 9. | DIA | C is a lay | er des | ice | | | | | | | (a) | 4 layer | (b) | 3 layer | (c) | 6 layer | <b>(d)</b> | liwo layers | | 10. | The | forward brea | k ove | r voltage is sy | mbolie | ally represe | nted a | s, (For SCR) | | | (a) | $V_{BO}$ | (b) | V <sub>H(X)</sub> | (c) | $V_{BR}$ | ( <b>d</b> ) | V <sub>rno</sub> | | u. | losul | lated Gate Fie | dd Ef | fect Transistor | (IGF) | ET) is a | | | | | (a) | Normal JFE1 | i <b>d</b> evid | ec . | (b) | n-channel J | FET o | levice | | | (c) | p-channel JF | ET de | viçe | (d) | MOSFET d | evice | | | 12. | Com | pared to BIT | , JFE | Tis | | | | | | | (a) | Less noisy | | | (b) | more noisy | | | | | (c) | Same noisy | | | (d) | can't be sai | Л | | | 13. | At p | inch off volta | ge in : | a JFET device | 1 | | | | | | (a) | | | ero and I <sub>D</sub> beco | | rė | | | | | | | | ero, but l <sub>D</sub> is not | zero | | | | | | | $ m V_{GS}$ becomes | | | | | | | | | | None of thes | | | | | | | | 14. | Forl | high eletric fit | eld str | engths c > 10" | V/cm, | mobility of | carrie | rs is proportional 1 | | | (a) | ε, | (b) | $\frac{1}{(\varepsilon_{\bullet})^2}$ | (c) | Ι<br>ε, | (d) | None of these | | 15. | The | pinch off volt | age V | p in the case o | մ ո-ch | unnel JFET | is prop | portional to | | | (a) | $N_D^{-2}$ | (b) | . <u>1</u><br>N <sub>D</sub> | (c) | $\sqrt{N_{\odot}}$ | (d) | $N_{\mathrm{D}}$ | | ló. | Expr | ession for I <sub>D</sub> | in the | case of JFET | f is, | | | | | | (a) | $I_{DAS} \left( 1 - \frac{V_{gs}}{V_{\mu}} \right)$ | | | (b) | $ _{USS} \left(1 - \frac{V_{ps}}{V_p}\right)$ | ) | | | | (c) | $I_{pNS}\left(1+\frac{V_{o}}{V_{p}}\right)$ | ) | | (d) | $I_{DSS}\left(\frac{V_{g}}{V_{g}}\right)$ | ı) | | | 17. | The . | condition to b | e sati | sfied for zero | drift c | urrent is, | | | (a) $-0.007 \left| I_D \right| \sim 0.0022 \ gm$ (b) $-0.07 \left| I_D \right| = 0.022 \ gm$ (d) $-0.007 |\mathbf{i}_0| = 0.022 \text{ gm}$ (c) $0.7 |I_D| = 0.0022 \text{ gm}$ - 18. The relation between $\mu,\,r_{_{\scriptstyle d}}$ and $g_{_{\scriptstyle m}}$ for JFET is. - (a) - $\mu = rd/gm$ (b) $rd = \mu^2 gm$ (c) $\mu = rd \cdot gm$ (d) $\mu = rd^2 \cdot gm$ - 19. Typical values of μ, r, and g, for JFET are, - (a) - $\mu$ = 5, rd = 100 $\Omega$ , gm = 100 m $\mho$ (b) $\mu$ = 1000, rd = 10 $\Omega$ , gm = 0.1 m $\mho$ - **(b)** - $\mu$ = 6, rd = 1M $\Omega$ , gm = 10 K U (d) $\mu$ = 7, rd = 1M $\Omega$ , gm = 0.5 mA/V - 20. The resistor which is connected in series with source resistance Rs to reduce distortion to JFET amplifier circuits is called - Swamping resistor. (a) (b) swinging resistor bias resistor. (c) (d) distortion control resistor. ## Specifications of a Bipolar Junction Transistor (BJT) | SLNo. | Parameter | Symbol | Typical value | Units | |-------|-----------------------------------------|-------------------|----------------------|-------| | 1. | Collector-Emitter Voltage | V <sub>CE</sub> | 40 | V | | 2. | Collector-Hase Voltage | V <sub>CB</sub> | 60 | V : | | 3. | Emitter-Base Voltage | VEB | 6 | V ' | | 4. | Collector-Current | t <sub>c</sub> | 500 | mA | | 5. | Total Power Dissipation | Po | 0.4 | w | | 6. | Operating Temperature | T <sub>úp</sub> | 25-80 | ۰c | | 7. | Collector-Emitter Break down<br>voltage | BV <sub>CEQ</sub> | 40 | v i | | 8. | Emitter-Base Break down voltage | BV <sub>EDO</sub> | 50 | v | | 9. | Current - Gain Bandwidth product | f. <sub>T</sub> | 250 | МНz | | 10. | Output Capacitance | C <sub>o</sub> | 8 | ₽г | | 11. | Input Capacitance | C <sub>m</sub> | 20 | Pf | | 12. | Small Signal Current gain | h <sub>fe</sub> | 100 | - | | 13. | Output admittance | h <sub>oe</sub> | 10 | m ₹5 | | 14. | Voltage feedback ratio | h <sub>re</sub> | 8 x 10 <sup>-4</sup> | | | 15. | Input impedance | h <sub>e</sub> | 3 | kΩ | | 16. | Delay time | t <sub>r</sub> | 10 | nSec. | | 17. | Rise time | t, | 20 | nSec. | | 18. | Fall time | ı <sub>ı</sub> | 50 | nSec. | | 19. | Storage time | 1, | 200 | nSec. | | 20. | Noise Figure | NF | 4 | ₫B | # Nomanclature used for Transistors (BJTs) | BC107 | В | : | Silicon Device | |------------------|-----|----|------------------------------------------| | (NPN Transistor) | C | 1 | Audio Amplifier application | | | 107 | | Type Number (No Significance) | | AF 114 | A | | Germanium Device | | | F | 1 | High Frequency Applications | | | 114 | 4 | Type No. | | 2N 2222 | 2 | 2 | Two Junction semiconductor device | | (NPN Transistor) | | | | | AC 128 | | ż | Germanium Audio Frequency range BJT | | BC 147 | | 3 | Silicon Audio Frequency range Transistor | | 2N 3866 | | 37 | NPN RF Power Transistor, 5W, 30V 0.4A. | | 2 N6253 | | 12 | NPN High power, 115W, 45V, 15A. | | 2 N 1481 | | + | NPN 5W, 40V, 1.5A | Fig. 4.38 Transistor terminal identification Fig. 4.39 SCR case construction and terminal identification [(a) courtesy general electric company; (b) and (c) courtesy international rectifier corporation] ## Type Numbers of JFETs 2 N 4869 : N - channel Silicon JFET BF W10 : N - channel Silicon JFET BF W 11 : N - channel Silicon JFET Fig. 4.40 Identification of JFET leads Fig 4.41 Identification of MOSFET leads # Specifications of JFETs (Typical Values) | Sl.No. | Parameter | Symbol | Typical Value | Units | |--------|-------------------------------|-----------------------|---------------|-------| | 1 | Drain-Source voltage | V <sub>DS</sub> | 25 | ν | | 2. | Drain-Gate voltage | V <sub>De</sub> | 25 | V | | 3. | Reverse Gate - Source voltage | V (SR | -25 | v | | 4. | Gate Current | 1 <sub>0</sub> | 10 | mA | | 5. | Junction temperature range | τj | 125 | °C: | | 6. | Gate source Breakdown voltage | V <sub>(HR) GSS</sub> | -25 | V | Type No. 2N5457 n- channel JFET Type No. 2 N 4351 n-channel Enhancement type MOSFET MOSFET | Sl.No. | Parameter | Symbol | Typical Value | Units | |--------|---------------------------------|----------------------|---------------|-------| | 1. | Drain-Source voltage | V <sub>rrs</sub> | 25 | V | | 2. | Drain-Gate voltage | $V_{TXG}$ | 30 | ٧ | | 3. | Gate-source voltage | V <sub>CS</sub> | 30 | v | | 4. | Drain current | I <sub>D</sub> | 30 | mΛ | | 5. | Zero gate voltage drain current | I <sub>DSS</sub> | ιo | nΑ | | 6. | Gate threshold voltage | V <sub>GS (rh)</sub> | 1 | v | UJT | Sl.No. | Parameter | Symbol | Typical Value | Units | |--------|---------------------------|----------------------------|---------------|--------------| | 1. | Power Dissipation | P <sub>D</sub> | 300 | m₩ | | 2. | RMS Emitter current | l <sub>P</sub> (mas) | 50 | mΑ | | 3. [ | Emitter reverse voltage | V <sub>ER</sub> | 30 | v | | 4. | Inter base voltage | V <sub>B</sub> are (inter) | 30 | v | | 5. | Intrinsic stand off ratio | ห | 0.55 | | | 6. ( | Peak Emitter current | l ! | 0.t4 | μA | | 7. | Valley point current | l v | a | mA | | g. | Emitter reverse eurrent | I <sub>FO</sub> | 1 | $\mu\Lambda$ | # Specifications of Light Emitting diade (LED) | SLNo. | Parameter | Symbol | Typical Value | Units | |-------|--------------------------|----------------|---------------|--------------------| | Ł. | Average forward Current | l <sup>t</sup> | 20 | mA | | 2. | Power Dissipation | PD 1 | 120 | mw | | 3. | Peak forward Current | if (peak) | 60 | mA | | 4 | Axial luminous Intensity | l <sub>v</sub> | ŧ | mçd milli eandelas | | 5. | Peak wavelength | λ Peak | 600 | תנמ | | 6. | Lauminous efficiency | nv . | 140 | lm/w | # Transistor Biasing and Stabilization ## In this Chapter, - The need for biasing and its significance in amplifier circuits is explained. The Quiescent point, or operating point or 'Q' point is explained. - Different types of biasing circuits are given and the expressions for stability factors are derived. - Variation of 'Q' point with temperature and temperature compensating circuits are given. ... ## 5.1 TRANSISTOR BLASING The transistor output characteristics in Common Emitter Configuration are as shown in Fig. 5.1. The point in the characteristics of the transistors indicated by V<sub>CE</sub>, I<sub>C</sub> is called *Operating Point* or *Quiescent Point Q*. This is shown in Fig. 5.1. The operating point must be in the active region for transistor to act as an amplifier. Fig 5.1 Output characteristics of BJT. Transistor when being used as an amplifier is operated in the active region. As $I_B$ (in $\mu A$ ) increases, $I_C$ (in mA) increases. So for a small change in $I_B$ , there is corresponding large change in $I_C$ and thus transistor acts as an amplifier. The operating point or the quiescent point has to be fixed when any transistor is being used as an amplifier. $$A_{V} = \frac{\alpha' R_{L}}{r_{C}} \qquad \qquad R_{L} << r_{c}.$$ $$R_{L} = \text{Load Resistance}$$ $$r_{c} = \text{Collector resistance}$$ $$\alpha' = \text{Small signal current gain (less than 1)}$$ $$A_{V} = \text{Voltage gain}$$ Therefore, transistor acts as an amplifier. $$\alpha' = \frac{\Delta I_C}{\Delta I_E}$$ $$\Delta V_C = \alpha' \times R_L \times \Delta I_E$$ $$\Delta V_i = r_C \Delta I_E$$ $$A_V = \frac{\Delta V_C}{\Delta V_i} = \frac{\alpha' R_L \times \Delta I_E}{r_C \times \Delta I_E} = \frac{\alpha' R_L}{r_C}$$ $$R_1 >> r_C \cdot \text{So } A_V > 1$$ The quiescent point changes with temperature T, because it depends on the parameters $\beta$ , $I_{CO}$ or $V_{BE}$ etc. $\beta$ and $I_{CO}$ depend upon temperature. Hence operating point changes with temperature. So by suitably biasing the transistor circuit, the quiescent point may be made stable or not to change with temperature. Compensation techniques are also used in order to make the operating point stable with temperature. It is very essential to classe the operating point properly so that the transistor is operated in the acrive region and that the operating point does not change with temperature. Since if the input is sinuscidal wave, the output will also be a true teplica of the input or it will also be a perfect sine wave. Otherwise, the output will be distorted, clipped etc., if the quiescent point is not chosen correctly or it is changing with temperature. Hence it is essential to choose the operating point correctly. Operating point is fixed with respect to the output characteristic of a transistor only. So now the question is how to choose the operating point? Before this let us consider as to how the quiescent point is fixed. Consider the circuit as shown in Fig. 5.2 and 5.3. It is Common Emitter Transistor circuit with a load resistance R<sub>1</sub> PNP transistor is being considered. Fig 5.2 Amplifier circuit. Fig 5.3 Variation of operating point. From the above circuit. $$V_{i,j,j} = V_{i,j,j} - i_{i,j} \times R_i$$ ....... (5.1.) $V_{\rm CC}$ is DC Bias Supply. $i_{\rm C}$ is instantaneous value of AC Collector Current. $V_{\rm CE}$ = Instantaneous Voltage From the Equation (5.1), the load line can be drawn. To draw the load line, 1.et $$\dot{q}_{\rm c} = 0$$ then $|V_{\rm CE}| = V_{\rm qua}$ . This is one point of the load line. Let $$V_{CE} = 0$$ then $I_C = \frac{V_{CC}}{R_E}$ . This another point of the load line. The value of $r_i$ , is very small compared to $R_i$ . Hence it can be neglected. $$i_{\rm c} = \left( -\frac{V_{\rm CC}}{R_{\rm L} + r_{\rm C}} \right)$$ Neglecting, $$\mathbf{r}_{C} = \left(-\frac{\mathbf{v}_{CC}}{\Re_1}\right)$$ So by setting $i_C = 0$ , $V_{CE} = 0$ , the load line is drawn. It is a straight line independent of the transistor parameters. The slope of the line depends on $R_1$ the load resistance only, $V_{CE}$ is a fixed quantity. For a given value of $I_B I_C$ is also fixed when the transistor is being operated in the active region. Therefore for $I_B = 200 \mu A$ , the quiescent point is $Q_1$ . For $I_B = 800 \mu A$ , the operating point is $Q_4$ and so on. Now, when the input signal applied hetween hase and emitter is a symmetrical signal, varying both on positive and negative sides equally, within the range of the transistor characteristics, then the operating point is chosen to be in the centre of the output characteristics (i.e., corresponding to $I_B = 300 \mu A$ ), so that the output signal is a true replica of the input without distortion ( $V_{CC}$ and $V_{BB}$ are bias voltages. Input signal is the ale signal between B and E.). When the input signal is symmetrical, the quiescent point is chosen at the centre of the load line. The load line as explained above, if drawn, is called as the *dynamic (AC) load line*. If the output impedance in the circuit is reactive, then the load line will be elliptical. Since the voltage and current are shifted in phase, and the resulting equation will be that of an ellipse. For a resistance the load line is a straight line. While drawing a load line, if only the collector resistance $R_C$ is considered and load resistance $$R_{\parallel}$$ is infinity ( $\infty$ ), then the load line is drawn with the points $\left(\frac{V_{CC}}{R_{C}}\right)$ and $V_{CE}$ . It is called as *Static* #### Load Line or DC Load Line But if the load line is drawn considering a finite load resistance $R_{\rm L}$ and the resistance considered is $R_{\rm L}$ in parallel with $R_{\rm C}$ , it is called AC Load Line or Dynamic Load Line, with AC Input. There are three types of Biasing Circuits - Fixed Bias circuit or Base Bias circuit - 2 Collector to Base Bias circuit - 3. Self Bias or Emitter Bias circuit (Universal bias or Voltage divider bias circuit). ## 5.2 FIXED BIAS CIRCUIT OR ( BASE BIAS CIRCUIT ) Consider the NPN Transistor Circuit as shown in Fig. 5.4. $R_{\rm p}$ is collector resistance, $C_{\rm p}$ is coupling capacitor. It blocks DC since capacitor is open circuit for D.C. So the output signal will be pure all signal, $R_{\rm p}$ . Ilmits the current $I_{\rm L}$ , $R_{\rm p}$ provides the bias voltage for the base. Since this is NPN transistor, $V_{\rm CC}$ should be positive, because the collector should be reverse biased. The drop across $R_{\rm p}$ , ( $V_{\rm CC} - I_{\rm p} \times R_{\rm p}$ ) is negative and it provides positive hias for the base. Since $R_{\rm L}$ is connected, dynamic foad line has to be considered. Suppose the output characteristics of the transistor are as shown in Fig. 5.5. Suppose $Q_i$ is the centre point, and it is chosen as the operating point. But if the input signal is greater than 40 $\mu A$ on the negative side, with $Q_i$ , the transistor will be cut off since for that swing $I_B = 0$ , and the transistor is cut off, so another operating point is to be chosen. Choosing the operating point means, a correct value of $I_B$ , $I_C$ , $V_{CC}$ (if the transistor is in Common Emitter Configuration) so that we get undistorted output. Since from the above circuit, $$\begin{split} I_B & \simeq \frac{V_{CC} - V_{BE}}{R_B}, \\ I_{C} & \simeq \frac{V_{CC} - V_{CE}}{R_C}. \end{split}$$ Fig 5.4 Fixed bias circuit Fig 5.5 Operating point variation $V_{BF}$ is the base emitter, voltage for a forward biased FB Junction. This will be 0.2V for Germanium and 0.6 for Silicon. In order to get a large value of $I_B$ or the change in the operating point, $V_{CC}$ or $R_B$ has to be changed. Since once $V_{CC}$ , $R_B$ etc., are fixed, $I_B$ is fixed. So the above circuit is called as *Fixed Blas Circuit*. $I_B$ is fixed when $R_B$ and $V_{CC}$ are fixed. Because in the expression, for $I_B$ , B is not appearing. So once $R_B$ and $V_{CC}$ are fixed, the biasing point is also fixed. Hence the name Fixed Bias Circuit. ### 5.3 BIAS STABILITY The circuit shown in Fig. 5.4 is called as a *Fleed Bias Circuit*, because $I_{\rm B}$ remains constant for given values of $V_{\rm CL}$ and $V_{\rm BR}$ and $R_{\rm BC}$ ( $I_{\rm BC} = V_{\rm BR}/R_{\rm BC}$ ). So the operating point must also remain fixed. Suppose the transistor in the circuit is AC128, and we replace this transistor by another AC128 transistors. The characteristics of these two transistors will not be exactly the same. There will be slight difference. It is because of the limitations in the fabrication technology. The doping concentration, diffusion length etc., in fabrication cannot be controlled precisely. If we say impurity concentration is 1 in 10°/cm², it need not be the same. The diffusion length will also be not the same since the temperature inside the furnace during drive in diffusion may vary. The furnace may not have constant temperature profile along the length of the furnace. Because of these reasons, transistors of the same type may not have exactly the same characteristics. Hence in the above circuit, if one AC 128 transistor is replaced by another transistor, the operating point will change, since the characteristics of the transistor will be slightly different. Hence for the same circuit when one transistor is replaced by the other, operating point changes. In some cases, because of the change in the operating point, the transistor may be cut off. In the above circuit, the operating point is not fixed, since $I_{\rm b}$ is fixed, and $\beta$ changes. On the other hand $I_{\rm B}$ should be changed to account for the change in $\beta$ so that the operating point is fixed or $I_{\rm b}$ and $V_{\rm b}$ are fixed. #### 5.4 THERMAL INSTABILITY Change in temperature also adversely effects the operating point, $l_{4,C}$ doubles for every $10^{9}\mathrm{C}$ rise in temperature. $$I_C = \frac{I_{CO}}{1 - \alpha} + \frac{\alpha I_B}{1 - \alpha} \qquad ...... (5.3)$$ The collector current causes the collector junction temperature to rise. Hence $I_{CC}$ increases. So $l_c$ also increases. This in turn, increases the temperature and so $l_{CO}$ still increases, and then $l_C$ . So the transistor output characteristics will shift upwards (because I<sub>c</sub>, increases). Then the operating point changes. So in certain cases, even if the operating point is fixed in the middle of active region, because of the change in temperature, the operating point will be shifted to the saturation region. ## STABILITY FACTOR 'S' FOR FIXED BIAS CIRCUIT In the previous circuit, if $\mathbf{l}_{\mathbf{p}}$ is fixed, operating point will shift with changes in the values of $\mathbf{l}_{\mathbf{p}}$ with lempérature. $$I_{C} = \frac{I_{CO}}{1 - \alpha} + \frac{\alpha I_{H}}{1 - \alpha}$$ I<sub>CO</sub> gets doubled for every 10°C rise in temperature $\mathbf{I}_{\mathrm{C}}$ also increases with temperature. So if $\mathbf{I}_{\mathrm{B}}$ is fixed, the operating point will shift. In order to keep operating point fixed, $I_C$ and $V_{CE}$ should be kept constant. There are two methods to keep 🔓 censtant #### 1. Stabilization Technique: Here resistive biasing circulas are used to allow $l_{\mathrm{if}}$ to vary to keep $l_{\mathrm{c}}$ relatively constant. with variation in $I_{CO}$ $\beta$ and $V_{Be}$ i.e., $I_B$ decreases if $I_{CO}$ increase, to keep $I_C$ constant. #### 2. Compansation Technique : In this method, temperature sensitive devices such as diodes, transistor, thermistors etc., which provide compensating voltage and currents to maintain the operating point constant are used **Stability Factor S** is defined as the rate of change of $l_C$ with respect to $l_{CO}$ the reverse saturation current, keeping \$\beta\$ and \$V\_{BE}\$ constant. $$\begin{split} S &= \frac{\bar{c}t_C}{\bar{c}l_{CO}} \frac{1}{l_{CO}^2} \\ &= \frac{\Delta l_C}{\Delta l_{CO}} \end{split}$$ The value of S should be small. If it is large, it indicates that the circuit is thermally unstable. $\frac{\partial I_C}{\partial B}$ , $\frac{\partial I_C}{\partial V_{\rm DT}}$ are also some times called as Stability Factors. Expression for $$I_{C}$$ Therefore, differentiating Equation (5.4) with respect to $I_{\rm ps}$ with $\beta$ as constant. $$\begin{split} & + \{1 + \beta\} + \epsilon \frac{\partial I_{CD}}{\partial I_{C}} + \beta \times \frac{\partial I_{B}}{\partial I_{C}} \\ & + \frac{\left(1 + \beta\right)}{S} + \beta \cdot \frac{\partial I_{B}}{\partial I_{C}} \end{split}$$ $I_{\rm co}$ cannot be measured directly. $I_{\rm c}$ and $I_{\rm B}$ can be measured directly. So $I_{\rm c}$ is not differentiated directly with $I_{\rm cor}$ $$\left( 1 + \beta k \frac{\partial f_B}{\partial f_{C_0}} \right) = \frac{1 + \beta}{S}$$ S=0 implies that $I_C$ is independent of $I_{CO}$ . This is ideal case. S=5 is a reasonable value for practical circuit. General Expression for S is: $$S = \frac{-\frac{1+\beta}{1-\beta\left(\frac{\partial I_R}{\partial I_L}\right)}}{1-\beta\left(\frac{\partial I_R}{\partial I_L}\right)}$$ $$I_B = \frac{V_{CU} - V_{HE}}{R_{IR}}$$ For a fixed bias circuit, $I_2$ is independent of $I_1$ . $$\begin{array}{ll} \Delta I & = 0, \\ \Delta I_{C} & \\ S & = 1 + \beta \end{array}$$ If $\beta$ = 40, S = 41, It is a very large value or thermal instability is more. So some circuits are available which make $I_{\rm p}$ more independent of $I_{\rm CO}$ and hence S will be low. ## 5.6 COLLECTOR TO BASE BIAS CIRCUIT The circuit shown in Fig. 5.4 is fixed bias circuit, since $I_{\rm H}$ is fixed, if $V_{\rm CC}$ , $R_{\rm C}$ and $V_{\rm HB}$ are fixed. But an improvement over this circuit is the circuit shown is Fig. 5.6. Fig 5.6 Collector to base bius circuit. In this circuit, $R_{\rm B}$ is connected to the collector point C, instead of $V_{\rm CC}$ as in Fig. 5.4. $V_{\rm i}$ is input, the capacitor will block DC input and allow only AC signal to the base. Since it is NPN transistor, collector junction is reverse biased, $R_{\rm C}$ is a resistor in the collector circuit, which controls the reverse bias voltage of the collector junction with respect to emitter. $$V_{CE} = V_{CC} - 1 R_C$$ $J = 1_C + I_B$ This circuit is an improvement over the Fig. 5.4 fixed bias circuit because, $$V_{CE} = V_{CC} - (I_C + I_B) R_C$$ $I + I_C + I_B$ With temperature $I_C$ increases. Since $V_{CC}$ is same, I is same and so $I_B$ decreases. As $I_C$ increases with temperature because of the increases in $I_{CO}$ , $(I_C \div I_B)$ $R_C$ product increase. So $V_{CE}$ reduces. That includs the reverse bias voltage of the collector junction is reduced or number of carriers collected by the collector reduces. Hence $I_B$ also reduces. Therefore, because of the reduction in the bias current $I_C$ , the increase in $I_C$ will not be as much as it would have been considering only increase in $I_{CO}$ with temperature. We can calculate the stability factor for this circuit. Applying KVL, $$\begin{aligned} V_{BE} &= V_{CC} + (I_B^+ + I_C) \, R_C + I_B \, , \, R_B = 0 \\ V_{CC} &= V_{BE} + I_B \, (R_C + R_B) + I_C \, , \, R_C \\ I_B &= \frac{V_{CC} - V_{BE} - I_C R_C}{R_C + R_B} \end{aligned}$$ $V_{BE}$ is the cut in voltage and it is 0.6V for Silicon, and 0.2V for Germanium. It is independent of $I_{C}$ . So differentiate this expression with respect to $I_{C}$ , we get $$\frac{\partial I_B}{\partial I_C} = \frac{0 - R_C - 0}{R_C + R_B} = \frac{-R_C}{R_C + R_B}$$ The expression for stability factor S $$S = \frac{1 + \beta}{1 - \beta \left(\frac{\partial I_H}{\partial I_C}\right)}$$ But $$\frac{\partial I_B}{\partial I_C} = \frac{-R_C}{R_C + R_b}$$ $$S = \frac{1+\beta}{1+\beta \times \frac{R_C}{R_C + R_B}}$$ Therefore, the value of S is less than $(1 + \beta)$ . $(1+\beta)$ is the maximum value for the fixed bias circuit. Therefore collector bias circuit, is an improvement over the fixed bias circuit. Now let us consider the effect of $\beta$ on the stability of the circuit, discussed above. Equating (5.8) and (5.9) and transferring $I_2$ , to one side $$\begin{split} \frac{I_{C} + \left(I + \beta\right)I_{CO}}{\beta} &= \frac{V_{CL} - I_{L}R_{C} - V_{BE}}{R_{C} + R_{B}} \\ I_{C} \left(R_{C} + R_{B}\right) - \left(I + \beta\right)\left(R_{C} + R_{B}\right) I_{CO} &= \beta\left(V_{CC} - V_{BE}\right) - \beta I_{C}R_{C} \\ I_{C} \left(R_{C} + R_{B}\right) + \beta I_{C}R_{C} &= \beta\left(\left[V_{CC} - V_{BE}\right] + \left(R_{C} + R_{B}\right)I_{CO}\left(I + \beta\right)\right) \\ \beta &>> 1 = I + \beta \succeq \beta \\ I_{C} \left\{R_{C} + \beta R_{C} + R_{B}\right\} &= \beta\left[V_{CC} - V_{BE}J + \left(R_{C} + R_{B}\right)I_{CO}\beta\right] \\ I_{C} \left\{\left(\beta + I\right)R_{C} + R_{D}\right\} &= \beta\left[V_{CC} - V_{BE}J + \left(R_{C} + R_{B}\right)I_{CO}\beta\right] \end{split}$$ Again $(\beta + 1) \simeq \beta$ . ۲. This expression, in this form is derived to get the condition to make $I_c$ , independent of $\beta$ . Therefore, with the changes in the value of $\beta$ , with temperature $J_c$ changes so the operating point also changes. The above circuit, is an improvement over the fixed bias circuit, $\mathbf{l}_{\mathbf{p}}$ is being decreased, with increase in $\mathbf{l}_{\mathbf{q}}$ . (Because $\mathbf{l}_{\mathbf{q},\mathbf{p}}$ increases with temperature) to keep operating point constant. Since $\mathbf{l}_{\mathbf{q}}$ is dependent on the $\beta$ from the above expression, and since $\beta$ changes with temperature, $\mathbf{l}_{\mathbf{q}}$ also changes and thereby operating point changes. Therefore from the above expression, it is essential to make $\mathbf{l}_{\mathbf{q}}$ insensitive to $\beta$ , so that the modified circuit works satisfactorily to keep the operating point fixed. The assumption to be made in the above expression (5.10) is, $$\beta \times R_{c} \ge R_{b}.$$ Therefore, the above expression becomes, $$\begin{split} I_{C} &\simeq \frac{\beta \left[ V_{CC} - V_{RC} + \left( R_{C} + R_{B} \right) I_{CO} \right]}{\beta R_{C}} \\ &\simeq \qquad \beta |R_{C}| \geq R_{B} \\ &\simeq \qquad I_{C} \simeq \frac{V_{CC} - V_{BE} + \left( R_{C} + R_{B} \right) I_{CO}}{R_{C}} \end{split}$$ So if we choose $R_B$ very small compared to $BR_C$ , the circuit will work satisfactorily. But in all cases, this may not work out. If $R_B$ value is *not so small*, then the above assumption is not valid and hence the circuit won't work satisfactorily. For a given circuit, to determine the operating point, draw the load line on the output characteristics of the given transistor. Load line is drawn as given below: $$V_{CC} \rightarrow I_C R_L + V_{CC}$$ $$\begin{split} &\text{if } \mathbf{I}_C = 0, \text{ then, } & \mathbf{V}_{CC} = \mathbf{V}_{CF} \\ &\text{if } \mathbf{V}_{CF} + 0, \text{ then } \mathbf{I}_C = \frac{\mathbf{V}_{CF}}{R} \,. \end{split}$$ With these points, a straight, line is drawn on the output characteristics of the transistor. Corresponding to a given value of $I_{\rm B}$ , where this line cuts the output characteristic, it is called as the operating point. In the collector to base bias circuit we said that the stability is good since, $I_B$ is decreased with increase in $I_C$ to keep operating point fixed. In that circuit, there is feedback from the output to the input through the resistor $R_B$ . If the signal voltage causes an increase in $I_B$ , $I_C$ increases. But $V_{CP}$ decreases. So because of this, the component of base correct coming through $R_B$ decreases. Hence the increase in $I_B$ is less than what it would have been without feedback. In feedback circuits the amplification factor will be less than what it would have been without feedback. But the advantage is stability is improved. Such an amplifier circuit with feedback is called as **Feedback Amplifier Circuit**. This type of circuits are discussed in subsequent chapters. #### 5.7 SELF BIAS OR EMITTER BIAS CIRCUIT In the fixed bias circuit, since $I_C$ increases with temperature, and $I_B$ is fixed, operating point changes. In collector to base bias circuit, though $I_C$ changes with temperature, $I_B$ also changes to keep operating point fixed. But since $\beta$ changes with temp, and $I_C$ depends on $\beta$ , the assumption has to be made that $\Im R_C >> R_B$ to make $I_C$ independent of $\beta$ . But if in one circuit, $R_C$ is small, the above assumption will not hold good. [In transformer coupled circuits $R_C$ will be small). So collector to base circuit is as bad as fixed bias circuit. A circuit which can be used even if there is zero DC resistance in series with the collector terminal, is the **Self Bias on Emitter Bias Circuit**. The circuit is as shown. This circuit is also known as **Voltage Divider Bias or Universal Bias Circuit**. Fig 5.7 Self Bius circult. Fig 5.8 Therenin's equivalent. The current in the emitter lead causes a voltage drop across $R_i$ in such a direction, that it forward biases the emitter-base junction. It is NPN transistor emitter is $n-t_1pe$ . Negative polarity should be at the emitter. If $I_{\rm C}$ increases due to increase in $I_{\rm CO}$ with temperature the current in $R_{\rm C}$ also increases. $$I = I_C + I_B; \ V_{BB} = V_{BN} - V_{EN}$$ As In increases, Ic also increases. So current I or emitter current increases. Therefore $IR_c$ drop increases. Since the polarity of this voltage is to reverse bias the E-B junction, $I_B$ decrease. Therefore $I_C$ will increase less than it would have been, had there been no self-higsing resistor. [ The voltage drop across $R_i$ , provides the self bias for the emitter]. Hence stability is good. With reference to Fig. 5-8, it is NPN transistor. So the conventional current is flowing out of the transistor. From the emitter. That is why the symbol is with arrow mark pointing outwards. So emitter point is at positive with respect to N. Hence the drop $(I_B + I_C) R_C$ has the polarity such as to reverse bias or to appose the forward bias voltage $V_{\rm He}$ junction. $R_{\rm H}$ can be regarded as parallel combination of $R_{\rm h}$ and $R_{\rm h}$ . ## 5.8 STABILITY FACTOR 'S' FOR SELF BIAS CIRCUIT S is calculated assuming that no AC signal is impressed and only DC voltages are present. In the Fig 5.8, the voltage V is the drop across $R_{\gamma}$ . Combination acts as a potential divider. So the drop across $R_{\gamma}$ which is equal to V, is given by the expression, $$V = \frac{V_{CC}.R_0}{R_0 + R_0} \,. \label{eq:VCC}$$ R<sub>is</sub> is the effective resistance looking back from the base terminal $$R_{B} = \frac{R_{1}R_{2}}{R_{1} + R_{2}}$$ Applying Kirchhoff's Voltage Law around the base circuit. $$V = I_{\mathbf{B}}R_{\mathbf{B}} + R_{\mathbf{c}} (I_{\mathbf{B}} + I_{\mathbf{C}}) + V_{\mathbf{BE}}$$ Assuming $V_{BE}$ to be independent of $I_C$ , differentiating $I_B$ with respect to $I_C$ , to get 'S'. $$\begin{split} &\mathbf{I}_{\mathrm{B}}, \mathbf{R}_{\mathrm{B}} + \mathbf{I}_{\mathrm{B}} \mathbf{R}_{\mathrm{c}} = + \mathbf{V} - \mathbf{V}_{\mathrm{BE}} - \mathbf{I}_{\mathrm{C}} \times \mathbf{R}_{\mathrm{c}} \\ &\mathbf{I}_{\mathrm{B}} \left( \mathbf{R}_{\mathrm{B}} + \mathbf{R}_{\mathrm{c}} \right) = \mathbf{V} - \mathbf{V}_{\mathrm{BE}} - \mathbf{I}_{\mathrm{C}} \times \mathbf{R}_{\mathrm{c}} \\ &\mathbf{I}_{\mathrm{B}} = \frac{\left\{ \mathbf{V} - \mathbf{V}_{\mathrm{BE}} - \mathbf{I}_{\mathrm{C}} \mathbf{R}_{\mathrm{c}} \right\}}{\left( \mathbf{R}_{\mathrm{B}} + \mathbf{R}_{\mathrm{c}} \right)} \\ &- \frac{\partial \mathbf{I}_{\mathrm{B}}}{\partial \mathbf{I}_{\mathrm{C}}} - - \frac{\mathbf{R}_{\mathrm{c}}}{\mathbf{R}_{\mathrm{c}} + \mathbf{R}_{\mathrm{B}}} \end{split}$$ The expression for stability factor $S = \frac{1 + \beta}{1 - \beta \left(\frac{\partial T_B}{\partial T_B}\right)}$ $$S = \frac{1 + \beta}{1 + \beta \left(\frac{R_e}{R_e + R_B}\right)}$$ If $$\frac{R_{\eta}}{R_{\phi}}$$ is very small, $S \gtrsim 1$ . The fixed bias circuit, collector to base bias circuit and Emitter bias circuits provide stabilisation of $I_C$ against variations in $I_{CC}$ . But $I_C$ also varies with $V_{BE}$ and $\beta.V_{BE}$ decreases at the rate of 2.5 mV/°C for both Germanium and Sition transistors. Because, with the increase in T, the potential barrier is reduced and more number of carriers can inove from one side (p) to the other side (n). B also increases side with temperature. Hence $I_C$ changes. ## 5.9 STABILITY FACTOR S' The variation of $I_C$ with $V_{\rm DD}$ is given by stability factors S'. $$\mathbf{S}^* = \frac{|\hat{\mathbf{c}}\mathbf{I}_{\mathcal{C}}|}{|\hat{\mathbf{c}}\mathbf{V}_{\mathbf{R}^n}|}_{\mathbf{p}_{\mathbf{c}} = \mathbf{K}}$$ where both $I_{cm}$ and $\beta$ are considered constant. Therefore, From equation ( 5-12 ), $$I_{D} = \frac{I_{C} - (I + \beta)I_{CC}}{\beta}$$ From equation (5.11), $$\begin{aligned} \mathbf{V}_{BE} &= \mathbf{V} - \mathbf{I}_{B} \mathbf{R}_{B} \times (\mathbf{I}_{B} + \mathbf{I}_{C}) \; \mathbf{R}_{c} \\ \mathbf{I}_{B} &= \frac{\mathbf{I}_{C} - (\mathbf{I} - \mathbf{f}) \mathbf{I}_{CC}}{B} \end{aligned} , \dots \dots (5.13)$$ But Substituting this value in equation (5.13). $$\begin{split} \mathbf{V}_{BE} &= \mathbf{V} - \frac{1}{\zeta} \left[ \frac{1}{\zeta} \frac{\beta \mathbf{h}_{CQ}}{\beta} \right] \mathbf{R}_{B} - \left\{ \frac{\mathbf{I}_{C} + (\mathbf{I} + \beta) \mathbf{h}_{CQ}}{\beta} + \mathbf{I}_{C} \right] \mathbf{R}_{e} \\ \mathbf{V}_{BE} &= \mathbf{V} - \frac{\mathbf{I}_{C} \cdot \mathbf{R}_{B}}{\beta} + \frac{\mathbf{R}_{B} \left( \mathbf{I} + \beta \right)}{\beta} \times \mathbf{I}_{CC} + \\ & \left( \frac{\mathbf{I} + \beta}{\beta} \right) \mathbf{R}_{e} \times \mathbf{I}_{CO} - \frac{\mathbf{I}_{C}}{\beta} \times \mathbf{R}_{e} + \mathbf{I}_{C} \times \mathbf{R}_{e} \\ \mathbf{V}_{BC} &= \mathbf{V} - \mathbf{I}_{C} \cdot \left[ \frac{\mathbf{R}_{B}}{\beta} - \frac{\mathbf{R}_{e}}{\beta} + \mathbf{R}_{e} \right] + \mathbf{I}_{CC} \cdot \left[ \frac{\mathbf{R}_{B} \cdot (\mathbf{I} + \beta)}{\beta} + \left( \frac{\mathbf{I} + \beta}{\beta} \right) \mathbf{R}_{e} \right] \\ \mathbf{V}_{DC} &= \mathbf{V} - (\mathbf{R}_{B} + \mathbf{R}_{e}) \cdot \left\{ \frac{\mathbf{I} + \beta}{\beta} \right\} \mathbf{I}_{CC} - \left\{ \frac{\mathbf{R}_{B} + \mathbf{R}_{e} (\mathbf{I} + \beta)}{\beta} \right\} \mathbf{I}_{C} - \dots (5.14) \\ \mathbf{S}' &= \frac{\partial \mathbf{I}_{C}}{\partial \mathbf{V}_{BC}} \\ \frac{\partial \mathbf{V}_{BC}}{\partial \mathbf{I}_{e}} &= -\left\{ \frac{\mathbf{R}_{B} + \mathbf{R}_{e} (\mathbf{I} + \beta)}{\beta} \right\} \end{split}$$ or $$S' = \frac{\partial I_C}{\partial V_{BE}} = \frac{-\beta}{R_B \cdot R_c(1+\beta)}$$ But $$S = \frac{(I+\beta)(R_c + R_B)}{R_B + R_c(\beta - 1)}$$ $$\therefore S' = \frac{-S\beta}{(R_B + R_c)(\beta + 1)}$$ $$\therefore S' = -\frac{S}{R_c}$$ $$\therefore S' = -\frac{S}{R_c}$$ S = 1, implies that the stability of the circuit is very good. Or to a better accuracy, $$1 - \beta + \frac{R_B}{R_B} - 1 + \frac{R_B}{R_A} = 1 + \beta$$ when $\frac{R_B}{R_*}$ is small, $$S = \frac{\left(1 + \beta \left(1 + \frac{R_B}{R_C}\right)\right)}{\left(1 + \beta\right)} = 1 + \frac{R_B}{R_C}$$ If $\frac{R_B}{R_B}$ is very large, then $S=1+\beta$ . Now for a fixed $\frac{R_B}{R_B}$ , S increases with increases $\beta$ . If $\beta$ is small, S is almost independent of $\beta$ . If a graph is plotted between S and $\frac{R_B}{R_B}$ , then we get, the graph as Fig 5.9 Variation of stability factor The smaller the value of $R_{\rm B}$ the better the stabilisation $R_{\rm B} = R_{\rm T}$ in parallel with $R_{\rm S}$ . So $R_{\rm T}$ and $R_{\rm T}$ should be small. The smaller, the value of $R_{\rm pv}$ the better the stabilisation. Because of feedback through $R_{\rm C}$ , the AC gain is reduced. To prevent this, $R_{\rm p}$ is shunted with a capacitor whose reactance at the operating frequencies is very small so that AC signal passes through the capacitor only. S' has the units of $\frac{1}{\Omega}$ or mhos. S' is negative indicate that as $V_{BE}$ decreases. $I_{\mathbb{Q}}$ increases. $$S' \succeq \frac{-S}{R_{\sigma}}$$ Therefore, if S is made unity, than S will also be less. We get stability of $I_C$ with respect to both $V_{BE}$ and $I_{CO}$ . For self-bias circuit, variation of S with $V_{ge}$ is also less. S is approximately equal to 1. ## 5.10 STABILITY FACTOR S" The variation of $I_C$ with respect to $\beta$ is given by the stability factors S. $$\mathbf{S}^* = \frac{\partial t_C}{\partial \boldsymbol{\beta}}$$ where both $l_{\rm CO}$ and $V_{\rm H^{\pm}}$ are assumed to be constant. From equation ( 5.14 ). $$\begin{split} V_{BE} &= V + (R_B + R_e) \frac{\beta + 1}{\beta} \times I_{CO} - \frac{R_B + R_e(I + \beta)}{\beta} \times I_{C} \\ V_{BC} - V - (R_B + R_e) \frac{\beta + 1}{\beta} \times I_{CO} &= -\frac{R_B + R_e(I + \beta)}{\beta} \times I_{C} \times (I + \beta) \\ I_C &= \frac{\beta V_{BE}}{(R_B + R_e)(I + \beta)} + \frac{V\beta}{(R_B - R_e)(I + \beta)} \frac{I_{CO}(R_B + R_e)(I + \beta)}{R_B + R_e(I + \beta)} \\ I_C &= \frac{V\beta - |\beta V_{BB}|}{(R_B + R_e)(I + \beta)} + I_{CO} \\ \frac{\partial I_C}{\partial \beta} &= \frac{(R_B + R_e)(I + \beta)(V - V_{BE}) - \beta(V - V_{BC})(R_e + R_B)}{(R_B + R_e)^2(I + \beta)^2} \\ &= \frac{(R_B + R_e)(V - V_{BE})}{(R_B + R_e) + (I + \beta)^2} \\ S'' &= \frac{\partial I_C}{\partial \beta} &= \frac{I_{C} S}{\beta(I + \beta)} \end{split}$$ #### 5.11 PRACTICAL CONSIDERATIONS Silicon transistors are superior to Germanium transistor as far as thermal stability is concerned. The variation in the value of $l_{\rm C}$ for Silicon transistor is 30% for a typical circuit when the temperature varies from -65% to $\pm175\%$ . But for Germanium transistor, the variation will be 30% when the remperature is varied from -65°C to +75°C. Therefore, the thermal stability is paor for Germanium transistor. Silicon transistors are never used above 175°C and Germanium transistors. above ±75°C. Such high temperature will be encountered in the electronic control of temperature for furnaces, space applications etc. ## 5.12 BIAS COMPENSATION The coffector to base bias circuit and self bias circuit are used for stability of I, with variation in $I_{CO}$ , $V_{RF}$ and $\beta$ . But we said that there is feed back from the output to the input. Hence the amplification will be reduced, even though the stability is improved. #### Problem 5.1 As NPN transistor with $\beta = 50$ , is used in Common Emitter Circuit with $V_{CE} = 10V$ and $R_{\rm C}$ = $2K\Omega$ . The bias is obtained by connecting a 100 k $\Omega$ resistance from coffector to base. Assume V<sub>RC</sub> = 0. Find (a) The Quiescent Point (b) The Stability Factor ### Solution . fution $$V_{CL} = (I_C + I_B) R_C + I_B R_B = 0$$ Neglecting $I_{CO}$ , $I_C = \beta \times I_B$ Then $(\beta + 1) I_B R_C + I_B R_B = V_{CC}$ $(50 \times 1) \times 2 \times 10^3 + 100 \times 10^3 \times I_B + 10$ $$\therefore I_B = \frac{10}{202 \times 10^3} = 49.5 \, \mu A$$ $$I_C = 50 \times 49.5 \times 10^{-6} = 2.475 \, m A$$ $$V_{CE} = I_B \times R_B = 4.95$$ Fig. 5.10 For Problem 5.1. $S = \frac{\beta + 1}{1 + \frac{\beta R_C}{1 +$ ## Problem 5.2 A transistor with $\beta = 100$ is to be used in Common Emitter Configuration with collector to base bias, $R_C \simeq tK\Omega |V_{CC} \simeq 10V$ . Assume $V_{BB} \simeq 0$ . Chaose $R_B$ so that quiescent collector to emitter voltage is 4V. Find Stability Factor. #### Solution $$\begin{aligned} \mathbf{V}_{CC} &= (\beta + 1) \mathbf{I}_{B} \times \mathbf{R}_{C} - \mathbf{V}_{CE} = 0 \\ \mathbf{S} &= \frac{101}{1 \cdot \frac{100 \times 1}{68.3}} = 41 \\ &= 68.3 \\ 10 - 101 \times 10^{3} \mathbf{I}_{B} - 4 = 0 \end{aligned}$$ $$I_{H} = \frac{6}{101 \times 10^{1}} = 59.4 \mu A$$ $$V_{CI} = I_{B} R_{B} = 4V$$ $$R_{B} = \frac{4}{59.5 \times 10^{-6}} = 67.3 K$$ #### Problem 5.3 ... One NPN transistor is used in the self-biasing arrangement. The circuit components values are $V_{CC}=4.5V$ , $R_C=1.5K$ , $R_C=0.27$ K $\Omega$ , $R_{\gamma}=2.7$ K $\Omega$ and $R_{\gamma}=27K$ . If $\beta=44$ . Find the Stability Factor. Also determine the Quiescent point $|Q|(V_{CE}, I_C)$ . ## Solution Fig 5.11 For Problem 5.3. Fig 5.12 For Problem 5.3. $$V = \frac{R_2 \cdot V_{CC}}{R_1 + R_2} = \frac{2.2 \times 4.5}{27 + 2.7} = 0.409V$$ $$R_3 = \frac{R_1 R_2}{R_1 + R_2} = \frac{27 \times 2.7}{27 + 2.7} = 2.46k\Omega$$ $$S = \frac{(1 + \beta)1 - \frac{R_3}{R_6}}{1 + \beta + \frac{R_3}{R_3}} = 8.4$$ Applying KVL over the loop. +V = $$I_B \times R_B + V_{BE} + (1 + \beta) R_C I_B$$ +0.409 = $I_B \times (2.46 + 45 \times 0.27) + 0.2$ or $$I_{B} = \frac{0.409 + 0.2}{14.6} = 1.1 \text{ mA}$$ $$I_{C} = \beta \times I_{B} = 44 \times 1.1 = 48.4 \text{ mA}$$ $$V_{CE} = V_{CC} - I_{C} \times R_{C} - (I_{B} + I_{C}) R_{C} = 2.4 \text{ V}$$ If the reduction in gain is not tolerable then compensation techniques are to be used. Thus both stabilization and compensation technique are used depending upon the requirements. # 5.12.1 DIODE COMPENSATION FOR VAR The circuit shown in Fig. 5.13 employs self biasing technique for stabilization. In addition a diode is connected in the emitter circuit and it is forward biased by the source V<sub>DD</sub>. Resistance R<sub>d</sub> limits the current through the diode. The diode should be of the same material as the transistor. The negative voltage Valacross the diode will have the same temperature coefficient as V<sub>RP</sub>. Since the diode is connected as shown, if V<sub>BE</sub> decreases with increase in temperature (V<sub>B</sub> is cut in voltage), V<sub>a</sub> increases with temperature. Since with temperature, the mobility of carriers increases, so current through the diode increases and $V_0$ increases. Therefore, as $V_{\rm BE}$ decreases. $V_0$ increases, so that $I_C$ will be insensitive Fig 5.13 Diode compensation for $V_{BE}$ to variations in ${\sf Y}_{\sf BL}$ . The decrease in $V_{\rm BF}$ is nullified by corresponding increase in $V_{\rm DF}$ . So the net voltage more or less remains constant. Thus the diade circuit compensates for the changes in the values of ${ m V}_{ m in}$ , # 5.12.2 Diode Compensation For $\mathbf{I}_{CO}$ ${\sf I}_{e,O}$ the reverse saturation current of the collector junction increases with temperature. So ${\sf I}_C$ also increases with temperature. Therefore, diode compensation should also be given against variation. in $I_{cor}$ . A circuit to achieve this is as shown in the Figures 5.14. Fig 5.14 Diode compensation for I ref The diode D is reverse biased since the voltage $V_{BF}$ which also appears across the diode is so as to reverse bias the diode. If the diode and the transistor are of the same material, the reverse saturation current $I_0$ of diode will increase at the same rate as the transistor collector saturation current $I_{CC}$ . $$1 = \frac{V_{i,C} - V_{BE}}{R_i}$$ Therefore, V<sub>i.e.</sub> is measured with respect to ground. $V_{BE}$ is small compare to $V_{CC}$ $$V_{\rm CD}$$ = 15 V, $V_{\rm BB}$ = 0.2 or 0.6 V. $I \simeq \frac{V_{\rm CC}}{R}$ . The diode D is reverse biased by an amount 0.2V for Germanium. Current through the diode is the reverse saturation current $l_0$ . $I_B = I - I_0$ But we know that $I_C = (1 + \beta) I_{CO} + \beta \times I_B$ Substituting the value of $I_C$ Substituting the value of l<sub>H</sub>, $$\begin{aligned} \mathbf{I}_{C} &= \boldsymbol{\beta} \times \mathbf{I} - \boldsymbol{\beta} \times \mathbf{I}_{B} + (1 - \boldsymbol{\beta}) \, \mathbf{I}_{CO} \\ \mathbf{But} & \boldsymbol{\beta} >> \mathbf{I}_{c} \\ \boldsymbol{\beta} &= \boldsymbol{\beta} \times \mathbf{I} - \boldsymbol{\beta} \times \mathbf{I}_{B} + \boldsymbol{\beta} \times \mathbf{I}_{CO} \\ \boldsymbol{\beta} &= \boldsymbol{\beta} \times \mathbf{I} - \boldsymbol{\beta} \times \mathbf{I}_{CO} + \boldsymbol{\beta} \times \mathbf{I}_{CO} \end{aligned}$$ $-\beta \times I_0$ and $+\beta \times I_{CO}$ are of apposite signs. If the diode and the transistor are of the same material, the rate of increase of $I_0$ and $I_{CO}$ will be the same. Therefore, $I_C$ is essentially is constant. $I_O$ and $I_{CO}$ aced not be the same. Only the changes in $I_{CO}$ and $I_O$ will be of the same order. So not value of $I_C$ will remain constant. ## 5.13 BIASING CIRCUITS FOR LINEAR INTEGRATED CIRCUITS With the advancements in semiconductor technology, the active components made with this technology are no more costlier than the passive components like resistors, capacitors etc. Moreover, incorporating the passive components particularly capacitors in ICs is difficult. With today's technology, in biasing and stability circuits, transistors and diodes can be used. Hence certain circuits incorporating transistors in biasing compensation are developed. One such circuit is shown in Fig. 5.15. Why should transistor be used for compensation when it is being used as a diode only? It is because of convenience in fabrication technology. In IC fabrication for a diode, a transistor is being used as a diode. It is one step process and fabrication is easy. Transistor $Q_1$ is used as a diode between base and emitter because, collector and base are shorted. $Q_1$ is connected as a diode across the emitter base junction of transistor $Q_2$ . So effectively the circuit is same as circuit in Fig. 5.14. Instead of a diode, a transistor is used. Now the collector current through transistor $Q_1$ is, $$I_{C1} = \frac{|V_{CC} - V_{BE}|}{R_1} = I_{B1} - I_{B2}$$ Fig. 5.15 Biasing circuit for ICs. If transistors $Q_1$ and $Q_2$ are identical, their $V_{\rm BF}$ , (out in voltage) will be the same. Hence $I_{\rm C1} = I_{\rm C2} = {\rm Constant}$ if $R_1 = R_{\rm C}$ . These two transistors are being driven by the base voltage $V_{\rm BF}$ . Since, $V_{\rm BE}$ is the same, $I_{\rm C}$ will not increase. $V_{\rm LC}$ and $R_{\rm C}$ are also fixed. Hence the stability will be good. Even if the two transistors are not exactly identical, practical experience has shown that the stability factor will be around 5. Hence in ICs, such circuits are employed for biasing stability. ### 5.14 THERMISTOR AND SENSISTOR COMPENSATION By using temperature sensitive resistive elements rather than diodes or transistors, compensation can be achieved. Thermistor has negative temperature coefficient i.e., its R decrease exponentially with temperature. The circuit is as shown in Fig. 5.16. $R_{\rm f}$ is the thermistor. As temperature increases, $R_{\rm T}$ decreases. So th current through $R_{\rm g}$ increases. As this current passes through $R_{\rm g}$ , there is voltage drop across $R_{\rm g}$ . Since, it is PNP transistor. Collector is to be reverse biased and hence $V_{\rm CC}$ is given. So the potential at the emitter (E) point is negative. Since the emitter is grounded, this acts as the reverse bias for the emitter. As the drop across $R_{\rm g}$ increases, the emitter reverse bias increases and hence $I_{\rm C}$ decreases. Thus the effect of temperature on $I_{\rm C}$ i.e., due to increase in temperature, there will be increase in $\beta$ , $V_{\rm BF}$ and $I_{\rm CO}$ . The corresponding increase in $I_{\rm C}$ is nullified by the increase in the reverse bias voltage at the emitter. Thus compensation is achieved $V_{BE}$ : Drop Across $R_F$ . As current through $R_F$ increases, $V_{BF}$ or the forward bias voltage of E- B junction reduces. Hence $I_C$ reduces. The materials used for thermistors are: Mixtures of such oxides as NiO (Nickle Oxide), $Mn_2O_3$ (Manganese Oxide), $(CO_2)$ , $O_3$ (Cobalt Oxide). Instead of a thermistor, a temperature sensitive resistor with positive temperature coefficient like a metal or sensistor can be used. Sensistor is a heavily doped semiconductor material. Its temperature coefficient will be + 0.7% PC. When a semiconductor is heavily doped, as temperature increase, mobility of carriers decrease since there are more number of thermally generated free carriers (n is large). Fig 5.16 Thermistor compensation So temperature compensation can be obtained by placing a sensistor in parallel with $R_{\rm p}$ or $R_{\rm p}$ . Sensistor should be placed in parallel with $R_{\rm p}$ because, to start with, $R_{\rm p}$ will have the same value of sensistor. So the current will get branched equally. As T increases, $I_{\rm C}$ increases. Also the resistance of sensistor increases. Therefore, more current will pass through $R_{\rm p}$ now, since current takes the path of least resistance. Hence the reverse bias of emitter increases and so $I_{\rm C}$ decrease. (Since $V_{\rm He} \simeq {\rm Drop\ across\ }R_{\rm p} \simeq {\rm Drop\ across\ }R_{\rm p}$ ). As ${\rm Drop\ across\ }R_{\rm p}$ increases. $V_{\rm BE}$ decreases hence $I_{\rm p}$ decreases. So the effect of temperature on $I_{\rm C}$ is nullified. ### 5.15 THERMAL RUNAWAY The max power which a transistor can dissipate (power that can be drawn from the transistor) will be from mW to a few hundred Watts. The maximum power is limited by the temperature also that the collector to hase junction can withstand. For Silicon transistor the max temperature range is 150°C to 205°C and for Germanium it is 60°C to 100°C. For Germanium it is low since the conductivity is more for Germanium compared to Silicon. The junction temperature will increase either because of temperature increase or because of self heating. As the junction temperature rises, collector current mercases. So this results in increased power dissipation. So temperature increases and $I_C$ still further increases. This is known as **Thermal Runaway**. This process can become cumulative to damage the transistor. Now $$\Delta T = T_1 - T_A = \theta \times P_D$$ where $T_j$ and $T_k$ are the temperature of the junction and ambient. $P_D$ is the power dissipated at the junction in Watts. $\theta$ is the so called *Thermal Resistance* of the transistor varying from $\theta$ $2^{\circ}$ C/W for a high power device to $1000^{\circ}$ C/W for a low power device. The condition for thermal stability is that the rate at which heat is released at the collector junction must not exceed the rate at which heat can be dissipated. So $$\frac{\partial P_c}{\partial T_i} < \frac{\partial P_c}{\partial T_i}$$ or $$\frac{\partial P_C}{\partial T_j} \leq \frac{1}{\theta}$$ $$\theta = \frac{\partial T_j}{\partial P_D}$$ Heat Sink limit the temperature rise. Heat sink is a good conducting plate which absorbs heat from the transistor and will have large area for dissipation. #### Problem 5.4 Calculate the value of thermal resistance for a transistor having $P_C$ (max) = 125 mW at free air temperature of 25°C and $T_s$ (max) = 150°C. Also find the junction temperature if the collector descipation is 75 mW. (i) $$T_1 - T_A = \theta \times P_D$$ or $150 - 25 = \theta \times 125$ or $\theta = 1^{\circ}C/mW$ (ii) $T_1 - 25 = 1 \times 75$ ; $T_1 = 100^{\circ}C$ #### Solution It has been found that, if the operating point is so chosen that $$\mathbf{V}_{CF} = \frac{\mathbf{V}_{CC}}{2}$$ then the effect of thermal runaway is not cumulative. But if $$\mathbf{V}_{CE} > \frac{\mathbf{V}_{CC}}{2}$$ then temperature increases with a increase in $I_C$ . Again with increase in $I_C$ T increases and hence the effect is comulative. As $I_C$ increases, $P_C$ increases. But it follows a certain law. If $I_C$ is so chosen that $$V_{CE} = \frac{V_{CC}}{2}$$ rate of increase of $P_{\nu}$ with $I_{\nu}$ is not large and Thermal Runaway problem will not be there. ## Problem 5.5 A silicon type 2N780 transistor with $\beta$ = 50, $V_{\rm CC}$ = 10V and $R_{\rm C}$ = 250 $\Omega$ is connected in collector to base bias circuit. It is desired that the quiescent point be apporoximately at the middle of the load line, so $I_{\rm B}$ and $I_{\rm C}$ are chossen as 0.4 mA and 21mA respectively. Find $R_{\rm B}$ and Calculate 'S', the stability factor. #### Solution $$V_{CE} = V_{CC} - (I_C + I_B) R_C$$ In is very small compared to In. So it can be neglected. $$V_{CE} = V_{CC} - I_{C} \cdot R_{C}$$ = 10V - (21 + 0.4) 250 $V_{CE} = 4.6 \text{ V}$ Since it is Silicon transistor. $$V_{HF} = V_{\parallel} = 0.6V$$ $$R_{HF} = \frac{V_{CF} - V_{HF}}{I_{B}}$$ $$= \frac{4.6 - 0.6}{0.4} = 50 \text{ k}\Omega$$ $$S = \frac{\beta + 1}{1 + \beta \cdot \frac{R_{c}}{R_{c} + R_{b}}}$$ $$S = \frac{(50 + 1)}{1 + 50 \times (250 - 10 \times 10^{2})} = 23$$ $$S = 23$$ #### Problem 5.6 A transistor with $\beta$ = 100 is to be used in Common Emitter Configuration with collector to base bias. The collector circuit resistance is $R_C = 1k\Omega$ and $V_{CC} = 10V$ . Assume $V_{BB} = 0$ . - (x) Choose R<sub>p</sub> so that the quiescent collector to emitter voltage is 4V. - (b) Find the stability factors. #### Solution $$\begin{split} \beta &= 100 \ ; \qquad R_C = 1 k \Omega \qquad V_{CC} = 10 V \qquad V_{BB} = 0 \\ R_B &= 2 \qquad \qquad S = 2 \\ V_{CB} &= 5 \text{ bould be } 4 V \end{split}$$ Applyining KVL around the loop. $$\mathbf{V}_{t,n} + (\mathbf{I}_t + \mathbf{I}_h) | \mathbf{R}_t - \mathbf{V}_{t,n} = 0.$$ $V_{\rm CL}$ is voltage these negative to positive. $V_{\rm CE}$ is voltage drop positive to negative. But $I_{\rm C}$ value is not given. $$\begin{split} \frac{I_C}{I_B} &= \beta \\ & \triangle & I_C - \beta \times I_B \\ & \triangle & V_{CC} - \{\beta + 1\}I_B | R_P - V_{CP} = 0, \\ & V_{CC} - 10V - V_{CE} + 4V - R_C = 1k\Omega - \beta = 100, I_B = ? \\ & 10 - \{101\}I_B \times 1 \times 10^3 - 4 = 0, \\ \\ \text{or} & I_B = \frac{6}{101 \times 10^3} = 59.4 \; \mu\text{A} \\ \\ \text{But} & V_{CE} - I_B \cup R_B \\ & \triangle & 4|V| = 59.4 \; \mu\text{A} \times R_B \end{split}$$ $$\therefore \qquad R_B = \frac{4}{59.4 \times 10^{-6}} = 67.3 \text{k}\Omega$$ Therefore, Stability Factor, $$S = \frac{\beta + 1}{1 + \beta \cdot \frac{R_C}{R_C + R_H}}$$ $$S = \frac{101}{1 + 100 \times \frac{1 \times 10^3}{10^3 (1 + 67.3)}} = 41$$ $$\therefore \qquad S = 41$$ ## Problem 5.7 Two identical Silicon transistor with $\beta$ = 48, $V_{BE}$ = 0.6V at T = 25°C, $V_{CC}$ = 20.6V, $R_1$ = 10K and $R_C$ = 5K are connected as shown. Find the currents $t_{B1}$ , $t_{D2}$ , $t_{C1}$ and $t_{C2}$ at T = 25°C (b) Find $I_{\rm C2}$ at T = 1750 C when $\beta$ = 98 and $V_{\rm BE}$ 0.22V #### Solution Fig 5.17 For Problem 5.7. Since the two transistors are identical, we can assume that $I_{B1} = I_{B2}$ . $$1 = \frac{V_{CC} - V_{RE}}{R_1}$$ $$1 = \frac{20.6 - 0.6}{10k} = 2mA$$ $$V_{BE} = 0.6V \text{ at } 25^{\circ} \text{ C}$$ Since $$I_{B1} = I_{B2} = I_{B1}$$ , then $I = 2I_{B1} + I_{C1} = 2I_{B1} + \beta I_{B1}$ or $2mA = (2 + 48)I_{B1}$ $$\therefore \qquad I_{B1} = \frac{2}{50} mA - 40mA$$ $$\therefore \qquad I_{C1} = I_{C2} - \beta \times I_{B1} = 48 \times 40 \times 10^{-3} = 1.92mA$$ $\beta$ is same for the two transistors. $I_B$ is same. Hence $I_C$ should be the same. (b) At 175°C, $V_{BE}$ decrease with temperature. Hence $V_{BE}$ at 175°C = 0.22V and $\beta$ = 98 $$1 = \frac{V_{CC} - V_{BB}}{10k} = 2.038 \text{mA} = (2 + \beta)l_{B}$$ or $$1_{B} = \frac{2.038}{2 + 98} \text{ mA} = 20.38 \mu\text{A}.$$ $$1_{CL} = l_{CL} = \beta \times l_{B} = 98 \times 20.38 \times 10^{-6} = 2 \text{mA}$$ #### Problem 5.8 Determine the quiescent currents and the collector to emitter voltage for a Ge transistor with $\beta$ = 50 in the self-biasing arrangements. The circuit component values are $V_{CC}$ = 20V, $R_C$ = 2K, $R_e$ = 0.1k, $R_i$ = 100k and $R_2$ = 5k $\Omega$ . Find the stability factor S. #### Solution $$V = \frac{R_2 \cdot V_{CC}}{R_1 + R_2} = \frac{5 \times 20}{100 + 5} = 0.952 \text{ V}$$ $$R_B = \frac{R_1 R_2}{R_1 + R_2} = \frac{5 \times 100}{100 + 5} = 4.76 \text{ K}\Omega$$ Fig 5.18 For Problem 5.8. For Germanium transistor, $$V_{BE} = 0.2V$$ $$\therefore V = I_n \times R_n + V_{nn} + (I_n + I_n)R_n$$ $$V = I_{B} \times R_{B} + V_{BB} + (\beta + 1) I_{B} R_{c}$$ $$= I_{B} [R_{B} + R_{c}(1 \cdot \beta)] + V_{BF}$$ $$\therefore 0.952 = I_{B} [4.76 \times 10^{3} + 51 \times 0.1] + 0.2$$ $$\therefore I_{B} \times \frac{0.952 - 0.2}{9.86 \times 10^{3}} = 76.2 \text{ mA}$$ $$I_{C} = \beta \times I_{B} = 3.81 \text{ mA}$$ $$I_{E} = (I_{B} + I_{C}) = 3.81 \text{ mA}$$ $$V_{CE} = V_{CC} - I_{C} R_{C} - I_{E} R_{c}$$ $$= 20 \times 3.81 \times 2 - 3.89 \times 0.1 = 12V$$ $$S = (1 + \beta) \times \left(\frac{1 + \frac{R_{B}}{R_{c}}}{1 + \beta + \frac{R_{B}}{R_{c}}}\right) = 51 \times \frac{1 + \frac{4.76}{0.1}}{51 + \frac{4.76}{0.1}} = 25$$ #### Problem 5.9 Design a circuit with Ge transistor in the self biasing arrangement with $V_{CC}$ = 16V and $R_C$ = 1.5K. The quiescent point is chosen to be $V_{CF}$ = 8V and $I_C$ = 4mA. Stability factor S = 12 is desired $\beta$ = 50. ### Solution Fig 5.19 For Problem 5.9. $$I_{B} = \frac{I_{C}}{\beta} = \frac{4}{50} = 80\mu A$$ $$R_{e} = \frac{V_{CC} - V_{CE} + I_{C}R_{C}}{(I_{B} + I_{C})}$$ $$= \frac{16 - 8 - 4 \times 1.5}{4.08} = 0.49k$$ $$S = 12 = \frac{(\beta + 1)l + \frac{R_B}{R_c}}{1 + \beta + \frac{R_B}{R_c}}$$ or $$\frac{R_B}{R_c} = 14.4$$ $$\therefore R_B = 14.4 \times R_c = 7.05 k.$$ $$V_{BN} = Base to ground voltage$$ $$= V_{BE} + I_E R_c$$ Therefore, I<sub>F</sub> is negative. $$V_{BN} = 0.2 + 4.08 \times 0.49 = 2.2V$$ $$V = V_{BN} + I_B R_b$$ $$= 2.2 + 0.08 \times 7.05 = 2.76V$$ $$V = \frac{R_2 \cdot V_{CC}}{R_1 + R_2}; R_B = \frac{R_1 R_2}{R_1 + R_2}$$ $$\therefore \frac{V}{R_B} = \frac{V_{CC}}{R_1} = \frac{16}{R_1}$$ $$\therefore R_1 = \frac{16R_B}{V}$$ $$= \frac{16 \times 7.05}{2.76} = 41k$$ $$V = 2.76 V$$ $$= \frac{R_2 \times V_{CC}}{R_1 + R_2} = \frac{R_2 \times 16}{41k + R_2}$$ $$\therefore R_2 = 8.56k$$ ## 5.16 STABILITY FACTOR S'FOR SELF BIAS CIRCUIT Fig 5.20 Stability factor S". Fig 5.21 Self bias circuit. Substituting equation (5.19) in (5.17), $$\begin{split} V_{BE} &= V + (R_B + R_e) \left( \frac{\beta + 1}{\beta} \right) I_{CO} - \frac{R_B - R_e (1 + \beta)}{\beta} I_{CO} \\ &= V - I_C \left\{ \frac{\left( R_B + R_e \right)}{\beta} + R_e \right\} + \left( R_B + R_e \right) \frac{\left( \beta + 1 \right)}{\beta} I_{CO} \\ V_{BE} &= V - I_C \left\{ \frac{R_B + R_e (1 + \beta)}{\beta} \right\} + \left( R_B + R_e \right) \left( \frac{\beta + 1}{\beta} \right) I_{CO} \\ &= \left( R_B + R_e \right) \left( \frac{\beta + 1}{\beta} \right) \times I_{CO} - V' \\ &= \frac{\beta + 1}{\beta} = 2 I \\ &\therefore \qquad V_B = V + V' - \frac{R_B + R_e (1 + \beta)}{\beta} \times I_C \\ &= V_{BE} + V + V' \right) \\ &= \frac{R_B + R_e (1 + \beta)}{\beta} \times I_C \\ &\therefore \qquad I_C - \frac{\beta (V + V' - V_{BE})}{R_B + R_e (1 + \beta)} \end{split}$$ V' can be assumed to be independent of $\beta$ . $$S'' = \frac{\partial I_C}{\partial B} - \frac{I_C \cdot S}{B(I + B)} = S''$$ Subtracting 1 from both sides, and simplifying equation. $$S^{\mu} = \frac{\Delta I_{C}}{\Delta \beta} = \frac{I_{C1} S_{2}}{\beta_{1} (1 + \beta_{2})}$$ #### Problem 5.10 A transistor type 2N335 is used in the self bias configuration may have any value of $\beta$ between 36 and 90 at room temperature. Design a self bias circuit (Find Re. R<sub>1</sub> and R<sub>2</sub>) subject to the following specification R<sub>c</sub> = 4 K $\Omega$ , V<sub>CC</sub> = 20V, normal bias point is to be at V<sub>CE</sub> = 10V, I<sub>C</sub> = 2mA and I<sub>C</sub> should be in the range of 1.75 to 2.25 mA as $\beta$ varies from 36 to 90. Neglect the variation of I<sub>CO</sub> #### Solution $$I_{C} >> I_{B}. \text{ So neglecting } I_{B},$$ $$(R_{C} + R_{c}) = \frac{V_{CC} - V_{CE}}{I_{C}}$$ $$V_{CF} - I_{C}, R_{F} - V_{CE} - I_{C}, R_{F} = 0$$ $$(R_{C} + R_{c}) = \frac{20 - 10}{2} = 5 \text{ K}\Omega$$ $$R_{C} = 4 \text{ K}\Omega$$ $$R_{C} = 4 \text{ K}\Omega$$ $$\Delta I_{C} = I_{CC} - I_{CF} = 2.25 - 1.75$$ $$= 0.5 \text{ mA}$$ $$\Delta \beta = \beta_{2} - \beta_{1}$$ $$= 90 - 36 - 54$$ $$\frac{\Delta lc}{\Delta \beta} = \frac{lc_{1}s_{2}}{\beta_{1}(1+\beta_{2})} = \frac{52}{(1+90)}$$ $$= \frac{0.5}{54}$$ or $S_2 = 17.3$ ; $S_7$ is the Stability Factor (S). $S_2 = 17.3$ , $R_2 = 1$ K $\Omega$ , $\beta_7 = 90$ , $$S_2 = (1+\beta_2) \cdot 1 + \frac{1 + \frac{R_B}{R_e}}{1 + \beta_2 + \frac{R_B}{R_e}}$$ $\therefore R_{\rm B} = 20.1 \text{ K}\Omega$ Neglecting the effect of I<sub>CO</sub>. Fig 5.22 For Problem 5.10. $$V = V_{BF} + \frac{R_B + R_a (1+\beta)}{\beta} \times I_C$$ $$= 0.6 + \left(\frac{20.1 + 37}{36}\right) 1.75 = 3.38V$$ $$R_1 - R_B \frac{V_{CC}}{V} = 20.1 \times \frac{20}{3.38} = 119K$$ $$R_2 = \frac{R_1 V}{V_{CE} - V} = \frac{119 \times 3.38}{(20 - 3.38)} = 242K$$ ### Problem 5.11 A PNP transistor is used in self - biasing arrangement the circuit components are $V_{co} = 4.5 \text{ V}$ ; $R_1 = 2.7 \text{ K}$ ; $R_1 = 27 \text{ K}$ of $\beta = 44$ . Find - (a) Stability factor. - (b) Quiescent point - (c) Recalculate these values if the base $\cdot$ spreading resistance of 690 $\Omega$ is taken in account. #### Solution The circuit and its Thevenin's equivalent are shown in Fig. 5.22 and Fig. 5.23. Fig 5.24 For Problem 5.11. (b) In base circuit, $$V_{2} = I_{E} R_{E} + V_{BE} + R_{B} I_{B}$$ $$+ (1 + \beta) I_{B} R_{E} + V_{BE} + R_{B} I_{B}$$ $$0.41 = (45) I_{B} (0.27) + 0.6 + (2.46) I_{B}.$$ $$I_{B} = \frac{(0.41 - 0.6)}{(45 \times 0.27 + 2.46)} = -0.013 \text{ mA}$$ $$I_{C} = \beta I_{B} = 0.572 \text{ mA}$$ In collector circuit. $$V_{CC} = R_{C} I_{C} + V_{CE} = I_{E} R_{F}$$ $$= I_{E} (\beta . R_{C} + R_{E} + \beta . R_{F}) + V_{CE}$$ $$\therefore V_{CE} = 4.5 - 1.016 = 3.484 \text{ V}$$ Quiescent Point : $V_{CE} = 3.484 \text{ V}$ J<sub>C</sub> = 0.572mA l<sub>B</sub> = 0.013mA (c) Taking $r_{\rm th} = 690\Omega$ ; $$S = \frac{45}{1 + 44} = 10.06$$ $$I_B = \frac{-0.19}{(45 \times 0.27) + 3.15} = -0.012 \text{mA}$$ $$I_C = -0.528 \text{ mA}$$ $$V_{CE} = 4.5 - 0.938 - 3.562$$ $$V_{CF} = 3.562 \text{V}$$ $$I_C = 0.528 \text{mA}$$ $$I_C = 0.528 \text{mA}$$ $$I_C = 0.528 \text{mA}$$ $$I_C = 0.528 \text{mA}$$ $$I_C = 0.012 \text{mA}$$ Quiescent Point: These are the values taking rabe into consideration. ## Problem 5.12 For the given circuit, determine the stability factor S and Thermal Resistance $\theta_{\rm rec}$ $$V_{CC} = 24V$$ $R_E = 270 \Omega$ $R_C = 10K$ $\beta = 45$ $V_{CE} = 5V$ #### Solution: In Collector-Emitter Circuit, Vec = $$I_C R_C + V_{CE} - I_E R_E$$ = $I_C R_C + V_{CE} + \frac{(I + \beta)}{B} I_C R_E$ 24 V = $$10 I_C + 5 + \frac{46}{45} I_C (270)$$ $I_C = 1.849 \text{ mA}.$ $I_B = \frac{I_C}{8} = \frac{1.849}{45} = 41.09 \,\mu\text{A}$ (a) In collector base circuit; $V_{CE} = I_g \times R + V_{BE}$ $$R_{\rm c} = \frac{5-0.6}{41.09\mu} = 107.08 K\Omega$$ (b) Stability factor $$-S = \frac{1+\beta}{1+\beta} \frac{R_C}{R_C}$$ $$= \frac{46}{1+45-\frac{10}{117.08}}$$ $$= \frac{46}{1+3.844} - 9.496$$ $$\therefore \qquad R = 107.08 \text{ K } \Omega$$ $$S = 9.496$$ (c) We know that $A_T = T_J = T_H = (\text{Th. Res})$ $$T_J = T_A = \theta_{Th} \times P_D$$ Thermal resistance $= \frac{150-25}{125}$ #### 5.17 FET BIASING One of the problem in using FET is that each device type does not have a single transfer characteristic. This is because $I_{DSS}$ and $V_p$ cannot be specified accurately. For the same FET, BFW 10, $I_{DSS}$ and $V_p$ will not be constant. They vary, because, the voltage $V_{CS}$ for which pinch off occurs varies. This cannot be exactly defined. Recombination of carriers can cause variation in depletion region thickness. So, $V_p$ and $I_{DSS}$ will not be constant. Hence the manufacturers specify maximum and minimum values for $I_{DSS}$ and $V_p$ . Accordingly, two transfer characteristics are drawn for FET, Maximum transfer characteristics which is a plot between maximum $I_{DSS}$ and maximum $V_p$ and minimum transfer characteristic which is a plot between minimum $V_p$ and minimum $I_{DSS}$ . The DC load line for a FET circuit is drawn upon the device characteristic in exactly the same way as was done with bipolar transistor circuits. $$V_{DS} = V_{DD} - I_D \cdot R_L \qquad ....(1)$$ $R_{\rm t}$ is known. So by choosing any convenient value of $I_{\rm p}$ in eq.(1), $V_{\rm DS}$ can be calculated. $V_{\rm DS}$ is fixed, (known). when $I_D = 0$ , $V_{DS} = V_{DO}$ . So we get point A as the characteristic X-axis. Fig 5.25 Transfer characteristics. Fig 5.26 FET blasing circuit. Fig 5.27 DC loadline, when $V_{DS} = 0$ , $I_D = \frac{V_{DD}}{R_g}$ . So we get point H on y - axis. Join points A and B. This will be the load line. Choose any value of $V_{\ell X}$ say = 1. Then the point at which the load line intersects the corresponding drain characteristics is the operating point Q. For a FET, $V_p$ and $I_{OSS}$ are not fixed. The variation of maximum and minimum values can be as much as $\pm$ 50% or more over the typical values. ## 5.17.1 FIARD BIAS CIRCUIT The circuit is shown in Fig.5.28. This is an example of fixed bias circuit. The gate is biased via resistance $R_0$ to a negative voltage $V_0$ . So the maximum and minimum levels of $I_0$ for a given bias voltage can be best determined by a graphical first plot maximum and minimum transfer characteristics as shown in Fig. 5.29. Fig 5.18 JFET Fixed Bias Circuit. Fig 5.29 Transfer characteristics. Let $V_{GS}$ is chosen as - IV. Then draw a base line (vertical line) through the -1V $V_{GS}$ value. It cuts the maximum and minimum transfer characteristics at two points A and B. A gives maximum $I_D$ , B gives minimum $I_D$ , Corresponding to these values, the maximum and minimum values of $V_{DS}$ can be calculated using the expression, $$\begin{split} &V_{DS} = V_{DD} - I_{D} : R_{L} \\ &V_{DS(max)} = V_{DD} - I_{D(min)} : R_{L} \\ &V_{DS(min)} = V_{DD} - I_{D(max)} : R_{L} \end{split}$$ As is evident, the fixed bias circuit is not useful. The Q point (V<sub>DS</sub> and I<sub>D</sub> values) vary over a wide range. So, the operating point is not fixed in a fixed bias circuit. #### 5.17.2 SELF BIAS CIRCUIT In self bias circuit, a resistance in series with source terminal provides the gate bias voltage. $R_S$ will stabilize the drain current. $R_S$ will also tend to stabilize $I_D$ against signals applied to the gate i.e., $R_S$ will reduce the AC voltage gain of the circuit. $C_S$ is the bypass capacitors ( $C_B$ in BJT circuits). The total IX: load is ( $R_L + R_S$ ). Therefore total AC load with $R_S$ bypassed is $R_C$ . Therefore AC load line must be drawn to describe the AC performance of the circuit. (Because AC current is not passing through $R_S$ but only through $C_s$ ). $(V_{RS})$ voltage drop across $R_S = I_D \times R_s$ . Gate is grounded via R<sub>rs</sub>. Therefore gate is negative with respect to source. Fig 5.30 JFET self bias circuit. Let $$I_D = ImA; R_S = Ik\Omega$$ $\therefore V_{RS} = ImA * Ik\Omega = IV$ Source is 1V positive with respect to ground. $\odot$ Gate is grounded through R<sub>G</sub>. Gate is 1V negative with respect to source. Hence Gate-Source junction is forward biased. $$V_{GS} = -I_D \times R_S$$ $$V_{DD} - I_D \cdot R_L + V_{DS} + I_D \cdot R_S$$ From the maximum and minimum transfer characteristics, if $V_{GS}$ is fixed, maximum and minimum values of $I_D$ are determined. Then, maximum and minimum values of $V_{GS}$ can be calculated. Solf bias technique minimises variations in $I_{\rm D}$ and $V_{\rm DS}$ , compared to fixed bias circuit. $I_{\rm D}$ variations will be less if larger value of $R_{\rm S}$ is chosen. ## 5.17.3 SELF BIAS WITH EXTERNAL VOLTAGE Fig 5.31 JFET self bias circuit. $$\begin{split} V_{SS} &= t_{D} : R_{S} + V_{GS} \\ V_{GS} &= V_{SS} - I_{D} : R_{S} \end{split} \qquad \qquad \forall \quad G \text{ is grounded.}$$ Another self bias circuit is: Fig 5.32 JFET self bias circuit. A potential divider $R_1$ and $R_2$ is used to derive a positive bias voltage from $V_{DD}$ . ( $V_{Q}$ should be positive because G-S junction should be reverse biased. Gate is p - type). $$\begin{split} &V_{G} = V_{GS} + I_{D} R_{S} \\ &V_{GS} = \frac{V_{DD} R_{2}}{R_{1} + R_{2}} \\ &V_{GS} = V_{G} - I_{D} R_{S} = \frac{V_{DO} R_{2}}{R_{1} + R_{2}} - I_{D} R_{S}. \end{split}$$ Bias circuit which have an external voltage source $V_{SS}$ and source resistances maintain $I_D$ within closer limits i.e. Q point will be more stable. ## 5.18 BASIC FET CIRCUITS :- Fig 5.33 C.S amplifier circuit. ## 5.18.1 COMMON SOURCE FET AMPLIFIER: (C.S. CONFIGURATION) This is FET equivalent of common emitter transistor amplifier in BJT. As common emitter configuration is widely used, C.S. configuration is also widely used in the case of FETs. As in the case of common emitter configuration, C.S configuration also introduces a phase-shift of 180°. $$V_{DS} = V_{DD} - I_D - R_U (DC \text{ values})$$ ## 5.18.2 THE COMMON SOURCE AMPLIFIER USING SELFBIAS The circuit is shown in Fig.5.34. Fig 5,34 C.S amplifier circuit. Fig 5.35 C.S. Amplifier equivalent circult. $$V_m = V_{gs}$$ ; $V_D = g_m V_{gs}$ , $R_D$ $g_m V_{gs}$ is a current source 180° phase-shift will be there. $\frac{V_0}{V_m} = -g_m R_D$ Some times a resistance $\mathbf{r}_s$ is added in series with $R_{S-1}\mathbf{r}_s$ is called as **swamping** resistor. Now, the source is not at ground potential. Distortion is more, in this circuit. To reduce this, **swamping** resistor is connected. When a small AC signal is coupled into the gate, it produces variations in gate - source voltage. This produces a sinusoidal drain current. Since AC flows through the drain resistor, we get an amplified AC voltage at the output. ## Phase Inversion An increase in gate - source voltage produces more drain current, which means that drain voltage is decreasing because drop across $R_{\rm p}$ increases. $$V_{DD} - I_D R_D = V_{DS}$$ decreases. So increasing input voltage produces decreasing output voltage. Therefore there is phase inversion. ## DISTORTION The transconductance curve of a JFET is non-linear. It follows square law. Because of this *JFET distorts large signals*. This is known as square law distortion. Fig 5.36 Transfer characteristic. #### SWAMPING RESISTOR The resistor that is connected in series with the source resistance $R_S$ is called *Swamping resistor*. The source resistance $R_S$ is bypassed by $C_S$ , the source bypass capacitor. (Similarly to $R_E$ in BJT circuit) If $r_s$ is not there, source is at ground potential. But when $r_s$ is connected, AC current is passing, through this, because source is not at ground potential. Thus local feedback will help in reaching the non-linearity of the square law transconductance curve of JFET. So distortion will be reduced. Fig 5.37 Circuit with Swamping resistor. Fig 5.38 Equivalent circuit. The voltage gain will be $(-R_D/r_s)$ . So the effect of swamping resistor is, - t. It reduces distortion. - 2. It reduces voltage gain. $$\begin{aligned} V_{gs} + g_{m}V_{gs} & r_{s} - V_{m} = 0 \\ V_{m} = (1 + g_{m} r_{s}) & V_{gs} \\ V_{d} = -g_{m}V_{gs} & R_{D} \\ & \vdots \\ \frac{V_{D}}{V_{in}} = A_{V} = \frac{-R_{D}}{r_{g} + \left(\frac{1}{V_{gm}}\right)} \end{aligned}$$ If $g_{m}$ is large, $$A_{V} = \frac{-R_{D}}{r_{s}}$$ ## 5.18.3 COMMON DRAIN AMPLIFIER The circuit is shown in Fig.5.39. Fig 5.39 C.D amplifier circuit, Fig 5.40 Equivalent circuit. KVL: ċ. $$\begin{split} &V_{q_{0}}+V_{n}-V_{q_{0}}=0\\ &V_{q_{0}}+g_{m}|V_{g_{0}}|R_{s}-V_{m}|=0\\ &V_{m}=(1+g_{m}|R_{s})V_{g_{0}}\\ &V_{m}=g_{m}|V_{g_{0}}|R_{s}\\ &V_{m}=g_{m}|V_{g_{0}}|R_{s}\\ &\frac{V_{s}}{V_{m}}=\frac{g_{m}R_{s}}{1+g_{m}R_{s}}\\ &A_{v}=\frac{R_{s}}{R_{s}}+\frac{I_{s}}{1+g_{m}}; \end{split}$$ It is similar to C.C amplifier or emitter follower. So it is also called as source follower. - $1. \ A_{\phi} \leq 1$ - No phase change - 3 I ess distortion than a common source amplifier, because the source resistor is not hypassed. ### 5.18.4 COMMON GATE AMPLIFIER The circuit is shown in Fig. 5.41. Fig 5.41 Common gate amplifier circuit. Fig 5.42 Equivalent circuit. $$\begin{split} &V_m - V_{gs}; V_g - g_m |V_{gs}| R_D \\ &\frac{V_0}{V_m} = \frac{g_m V_{gs} |R_D|}{v_{gs}} - g_m |R_D| \\ &A_V + g_m |R_D| \\ &v_m = id = g_m |V_{gs}| \\ &\frac{V_{gs}}{v_{in}} = \frac{1}{g_m} \end{split}$$ If ET amplifier has very *small gate leakage current*. G = S junction is a reverse biased p = n junction. In the ideal case, $I_G = 0$ . This is equivalent to saying, $I_D = I_S (-1) \cdot I_G = 0$ . JEFT amplifier has high input impedance, therefore the input side i.e., $\mathbf{G} = \mathbf{S}$ junction is reverse biased. [For a hi pular transistor amplifier circuit, the input side i.e., $\mathbf{F} = \mathbf{B}$ junction is forward. So it has less resistance] The price paid for high input resistance is less control over output current. That is, a JFET takes larger changes in input voltage to produce changes in output current, therefore a JFET amplifier has much less voltage gain than a bipolar amplifier. #### Equation $$t_p = t_{pss} \left[ 1 - \frac{V_{t,s}}{V_p} \right]^2$$ This is a square law. This is another name for parabolic shape. So JFET is often called as a square law device. #### Problem 5.13 What is the DC input resistance of a JFET which has $I_{GSS}$ (gate leakage current) = 5pA at 20 V? Solution: $$R_{\rm GS} = Input resistance.$$ $$= \frac{20 \text{V}}{5 \text{pA}} = 4 \times 10^{12} \,\Omega$$ #### Problem 5.14 For the JFST amplifier circuit shown in Fig. if $g_m = 2500~\mu\Omega$ , and $V_m = 5~mV$ , what is the value of $V_m$ ? Solution: Fig 5.43 For Problem 5.14. $$\frac{1}{g_m} = \frac{1}{2500 \, \mu\Omega} = 400\Omega$$ Open circuited output voltage, that is without considering R<sub>1</sub>, $$= (0.949) (SmV) = 4.75 mV.$$ Output impedance is, $$Z_0 = R_s \parallel \frac{1}{R_m}$$ = 7500 $\Omega$ ; 400 $\Omega$ = 380 $\Omega$ This is the AC equivasent circuit. An AC source of 4.75 mV is in series drawn circuit with an output impedance of 380 $\Omega$ . Therefore, AC voltage across the load resistor is, $$V_0 = \frac{3000}{3380} \times 4.75 \text{ mV} = 4.22 \text{ mV}$$ Fig 5.44 For Problem 5.14. ### SUMMARY - In order that for a transistor, Emitter-Base junction is forward biased and collector-Base junction is reverse biased, biasing circuit must be employed. The three types of biasing circuits are - Fixed bias or Base bias circuit. - Collector to base bias - 3. Self bias or Emitter bias - Self bias circuit is commonly used. It ensures that the operating point is in the centre of the active region. The operating point is defined by I<sub>C</sub>, V<sub>4'F</sub> and I<sub>B</sub>. Usually $V_{CE}$ is chosen to be equal to $\frac{|V_{CC}|}{2}$ . Stability factor is a function of t<sub>Cor</sub> β, V<sub>RE</sub> $$S = \frac{\partial I_{\underline{c}}}{\partial I_{cs}} \bigg|_{\beta \text{ and } V_{\underline{H}\underline{E}}} = Constant$$ General Expression for, $$S = \frac{1 + \beta}{1 - \beta \left(\frac{\partial I_{\beta}}{\partial I_{C}}\right)}$$ For a Self bias, circuit, $$\$ = (1 + \beta) \left[ \frac{1 + \frac{R_B}{R_F}}{1 + \frac{R_B}{R_F} + \beta} \right]$$ - Quiescent point Q, (or operating point or biasing point) changes with temperature. So to nullify for the effect of temperature, compensating techniques must be used. The circuits are: - Diode Compensation for V<sub>BE</sub> - Diode Compensation for I<sub>Ob</sub> - 3. Thermistor and sensistor compensation. - Thermistors have negative temperature coefficient. The materials used are oxides of Nickle, Cobalt and Manganese. Sensistors have positive temperature coefficient. They are very heavily doped semiconductors, resembling metallic thermal characteristics. # OBJECTIVE TYPE QUESTIONS | ١. | Operating point is also known as | |-----|-----------------------------------------------------------------------------------------------------| | 2. | Operating point depends upon the following BJT parameters | | 3. | For a transistor to function as an amplifier, the operating point must be located at | | 4. | For normal amplifier circuits, the operating point is chosen such that $V_{cc} =V_{cc}$ | | 5. | Fixed bias circuit is also known as | | 6. | Self bias circuit is also known as | | 7. | Stability factor S is defined as S = | | 8. | $S'$ is defined as $S' = \dots$ | | 9. | Stability factor S" is defined as S' = | | 10. | General expression for S = | | П. | Expression for S for self bias circuit is | | 12. | For both Silicon and Germanium, $V_{\rm gg}$ or $V_{\rm i}$ out in voltage decreases at the rate of | | 13. | Thermistors have temperature coefficient of resistance | | | | | 14. | Semiconductor materials having positive temperature coefficient of R (PTCR) are called | | | -, | ## ESSAY TYPE QUESTIONS - Explain about the need for biasing in electronic circuits, what are the factors affecting the stability factor. - 2. Draw the Fixed bias circuit and derive the expression for the stability factor S. What are the limitations of this circuit? - 3. Draw the Collector to Base bias circuit and derive the expression for the stability factors. What are the limitations of this circuit? - 4. Draw the Self bias circuit and obtain the expression for the stability factor S. What are the advantages of this circuit ? - 5. Compare all the three biasing circuits. - Explain the terms: Thermal Rugaway and Thermal Resistance. - Explain the terms Bias Stabilization and Bias Compensation. - Draw the circuits and explain the principles of working of Diode Compensation for V<sub>m</sub> and I<sub>am</sub> ### MULTIPLE CHOICE QUESTIONS - When the input is symmetrical, to operate the BJT in active region, the quiescent point is chosen .... - (a) at the top edge of the load line - at the hollom edge of the load line (b) - (c) at the centre of the load line - (d) can be chosen any where on the load line. - AC load line is also known as .... - (a) dynamic load line. variable load line (b) quiescent load line. (c) - active load line. (d) - For better stability of the amplifier circuit, value of stability factor 'S' must be - (b) as small as possible (c) 1 - For fixed bias circuit, the expression for stability factor 'S' is - (a) $l = \beta$ (b) $l + \beta^2$ (c) $\frac{l + \beta}{1 + \beta_{(0, l_C)}}$ (d) $l + \beta$ - Voltage divider bias or universal bias circuit is also known as - (a) self bias circuit. - collector bias circuit (0) - (c) collector to base bias circuit. - (d)Fixed bias circuit - 6. By definition, expression for stability factor S" is - $(a) = S'' = \frac{\partial I_{\mathcal{C}}}{\partial |\beta|} \underbrace{\frac{v_{[\alpha], -\beta]}}{v_{[\alpha, -\beta]}}}$ $\frac{\partial \mathbf{\beta}}{\partial \mathbf{b}} = \mathbf{S}^{T} = \frac{\partial \mathbf{\beta}}{\partial \mathbf{b}_{C}} \mathbf{v}_{BC} \mathbf{v}_{CO} - \mathbf{K}$ $(c) - s'' = \frac{\partial T_{\beta}}{\partial T_{\beta}}.$ $(d) = 8^{-} + \frac{\partial I_{\parallel}}{\partial R}$ | 7. | The | units of st | ability <b>fa</b> c | ctor S are | | | | | | |-----|---------------------------------|-------------|---------------------|---------------------|-----------|---------------|----------|---------------|--| | | (a) | ohms | (b) | constant | (c) | mhos | (d) | volt-amperes | | | ŝ. | Com | pared to s | ilicon BJ | T, thermal s | ability t | for germa | nium tra | nsistors is | | | | <b>(a)</b> | good | (b) | рост | (c) | same | (ď) | can't be said | | | 9. | Sens | istors kav | ė tei | aperature e | oefficien | t | | | | | | (a) | -ve | (b) | + ve | (c) | <b>Zer</b> 0 | (d) | None of these | | | 10. | The units of thermal resistance | | | | | | | | | | | (a) | °C/Ω | (b) | $\Omega/^{\alpha}C$ | (c) | $\Omega/^0 C$ | (d) | °C/Ω. | | ### In this Chapter, - A Transistor (BJT) can be represented as a group of elements consisting of Current Source, Voltage Source, Resistor, Conductor, etc. Using this equivalent circuit, it is easy to analyse Transistor Amplifier Circuits. - The Transistor is represented in terms of h Parameters or Hybrid Parameters. - The values of these parameters vary with the configuration of the transistor namely Common Emitter ( CE ), Common Base ( CB ) and Common Collector ( CC ). - The expressions for Voltage Gain A<sub>v</sub>, Current Gain A<sub>1</sub> etc., are derived using these h - Parameters. ### 6.1 INTRODUCTION In this chapter, the definitions of h - parameters, expressions of A<sub>V</sub>, A<sub>1</sub> etc., in terms of h - parameters are given. These are also known as hybrid parameters ( h for hybrid ), so called because, the units of these parameters are different, Ohms ( $\Omega$ ), mhos ( $\overline{\sigma}$ ), constants etc. Because the units are different for different parameters, these are called *Hybrid Parameters*. In defining these parameters short circuit and open circuit conditions are used. In order to analyze different amplifier circuits and compare their merits and demerits, equivalent circuits of the amplifier must be drawn. These circuits are drawn in terms of the h-parameters. The transistor equivalent circuits assume that the operating point is chosen correctly and does not involve biasing resistors. An amplifier circuit is one which will increase the level or value of the input signal. If the output voltage ( $V_i$ ) is greater than input voltage ( $V_i$ ), it is called voltage amplification. Similarly if $P_0 > P_i$ , it is power amplification. The voltage amplification factor is represented as $A_0$ and $$A_v = V_o / V_i$$ The other parameters of an amplifier circuit are: Input resistance R; ( or input impedance Z; ) Output resistance R<sub>o</sub> ( or output impedance Z<sub>o</sub> or out admittance Y<sub>o</sub> ) The resistance associated with the amplifier circuit, as seen from the input terminals of the amplifier, into the circuit is called input resistance (R<sub>1</sub>). For a given circuit, R<sub>2</sub> must be high. (Ideal value of R<sub>1</sub> = $\infty$ ). Because, when the input signal source V<sub>2</sub> is connected to the amplifier circuit, the amplifier circuit will draw current (I<sub>1</sub>) from V<sub>2</sub>. (I = $\sqrt{V}/R_1$ ). If R<sub>2</sub> is small, I<sub>3</sub> will be large, which V<sub>2</sub> the signal source may not be able to supply. So V<sub>2</sub> may fall from the set value (due to loading effect). So R<sub>2</sub> must be large for a given amplifier circuit. Similarly, the output resistance $R_0$ of the amplifier must be small. Because, the amplified signal $V_0$ must be fully delivered to the load $R_1$ connected to the amplifier. The signal voltage drop in the amplifier must be as small as possible. So $R_0$ must be small. Ideally $R_0$ must be zero. Output resistance is the resistance of the amplifier circuit, as seen through the output terminals into the amplifier circuit. #### 6.2 BLACK BOX THEORY Any four terminal network (two terminals for input and two terminals for output), no matter how complex it is, can be represented by an equivalent circuit, if there is a connection between input and output, as shown in the Fig 6.1 Fig 6.1 Four terminal network. If a voltage $V_a$ is applied at the output terromals and current 1, is allowed to flow into the circuit the Thevenins equivalent circuit looking into the input terminals is given by a voltage source $V_{0_1}$ in series with an impedance $Z_{0_2}$ . Similarly, if a voltage $V_a$ is at the input, the equivalent circuit can be represented as a voltage source $V_{0_2}$ in series with an impedance $Z_{0_2}$ so the Thevenins equivalent circuit reduces as shown in Fig. 6.2 Fig 6.2 Equivalent circuit of a four terminal network. But it is convenient to represent the output equivalent circuits by following Nortons Theorem as a current generator $\frac{Vo_2}{Zo_2}$ in parallel with an impedance of $Zo_2$ . Therefore, the final equivalent circuit reduces to as shown in Fig. 6.3. Fig 6.3 Equivalent circuit with the current source. What is the relationship between the Variables $V_1, I_2, V_3, I_3$ , and the constants of the circuits $Zo_1, Zo_2, Vo_3, Vo_3$ , etc? The general symbols that are used in these equivalent circuits are defined as: - $\mathbf{h}_{0}$ : If voltage $|\mathbf{V}_{1}|$ is applied to the device, the resulting input current is $\mathbf{I}_{1}$ then the ratio $\frac{\mathbf{V}_{1}}{\mathbf{I}_{1}}$ represents the resistance. This parameter represents input resistance. Units are Ohms ( $\Omega$ ). - $\mathbf{h}_{12} : V_{0_1}$ is related to $V_2$ as $V_{0_1} = \mathbf{h}_{12} V_2$ . It is called as Reverse voltage gain. - $\mathbf{h}_{21}$ : The current in the output circuit depends upon the forward current gain and magnitude of the input current $\mathbf{l}_1$ . Hence $\mathbf{l}_1$ and $\mathbf{l}_2$ are related as $\mathbf{l}_3 = \mathbf{h}_{31} \cdot \mathbf{l}_4$ . - $b_{22}$ : The output of a device has some output resistance or admittance which is represented as $b_{22}$ . This is output admittance parameter. Units are in whos ( $\Im$ ) Therefore, for transistors we use, $\mathbf{h}_{11}$ for $\mathbf{Zo}_1$ or $\mathbf{h}_{22}$ for $1/\mathbf{Zo}_2$ and so on- The equivalent circuits for a transistor can be represented as shown in Fig 6.4. Fig 6.4 Equivalent circuit of a transistor. This is the hybrid equivalent circuit for a transistor. From the equivalent circuit, $$V_1 = h_{11}I_1 + h_{12}V_2$$ $I_2 = h_{21}I_1 + h_{22}V_2$ These h-parameters are constant for a given circuit but they depend upon the type of Configuration i.e. parameters vary depending upon, whether the circuit is in Common Emitter, or Common Base or Common Collector Configuration. So these are represented as $h_{ie}$ , $h_{oe}$ , $h_{ie}$ and $h_{re}$ in Common Emitter Configuration. The second subscript 'e' indicating Common Emitter. In Common Base Configuration, these are represented as $h_{ie}$ , $h_{oe}$ , $h_{ie}$ and $h_{re}$ . In Common Collector Configuration, the $h_{oe}$ -parameters are represented as $h_{ie}$ , $h_{oe}$ , $h_{ie}$ and $h_{re}$ . The second subscript 'b' and 'e' indicating common base and summon collector. The general equations are $$V_1 = h_{11}I_1 + h_{12}V_2$$ ...... (6.1) $$I_1 = h_1 I_1 + h_{22} V_1$$ ....... (6.2) $l_{2} = h_{2} l_{1}^{1} + h_{22}^{12} V_{2}^{2}$ From the first equation 6.1. It has the units of Resistance and $V_1 = 0$ indicates that output is shorted. Therefore, $h_{ij}$ is the input resistance when output is shorted. It is represented as $h_{ij}$ , in Common Emiller Configuration. $$\mathbf{h}_{21} = \frac{\mathbf{I}_2}{\mathbf{I}_3}\Big|_{\mathbf{v}_{2, -2}} \qquad \dots \dots (6.4)$$ This is Forward Current Transfer Ratio or Forward Current Gain, or Forward Short Circuit Current Gain V<sub>2</sub> = 0 means, output is shorted. Second subscript 'c' in h<sub>e</sub> represents C.E. Configuration. $$\mathbf{h}_{i,2} = \frac{\mathbf{V}_i}{\mathbf{V}_2}\Big|_{\mathbf{h}=0} \qquad \dots \dots (6.5)$$ It is the ratio of input voltage to the output voltage, Hence it is called as Reverse Voltage Gain, with Input Open Circuited, since $I_1 = 0$ . $$h_{22} = \frac{I_2}{V_L}\Big|_{I_1=0}$$ ...... (6.6) This parameter is called the Output Conductance when the Input is open circuited. #### **6.2.1 OUTPUT CONDUCTANCE** In the audio frequency range, the bi- parameters are real numbers (Integers). But beyond this frequency range, they become complex. The reason is that in the audio frequency range, the effect of Capacitance and Inductance are negligible. Capacitive reactance, $X_{ij} = \frac{1}{2\pi fC}$ . If f is small, $X_{ij} \simeq \infty$ and can be neglected (Open Circuit). Inductive Reactance $X_{ij} = 2\pi fL$ . If f is small $X_{ij} \simeq 0$ and can be neglected (Short Circuit). Beyond, audio frequency range, they can't be neglected and reactances must also be considered. Transistor can be represented as a two port active device. It is specified by two voltages input and output and two currents input and output. The Representation can be shown as in the Fig 6.5. Fig 6.5 Block diagram. Current flows only when there is closed path, input current enters, the two port device and the output current flows through the return path, back into the device. Hence the direction of $\mathbf{I}_j$ is as shown. Now of these 4 quantities ( $\mathbf{i}_1$ , $\mathbf{i}_2$ , $\mathbf{v}_1$ , $\mathbf{v}_2$ ) two can be chosen as independent parameters and the remaining two can be expressed as variables. A transformer is a two port device. But $V_1$ and $V_2$ cannot be chosen as independent parameters because $\frac{V_1}{V_2} = \frac{k_2}{l_1}$ . Hence we cannot choose independent parameters on our choice. If $v_j$ and $i_j$ are chosen as Independent Variables, then $v_j$ and $i_j$ can be expressed in terms of $v_j$ and $i_j$ . $$\mathbf{v}_1 = \mathbf{h}_1 \mathbf{i}_1 + \mathbf{h}_{12} \mathbf{v}_2$$ ........ (6.7) $\mathbf{i}_2 = \mathbf{h}_2 \mathbf{i}_1 + \mathbf{h}_{22} \mathbf{v}_2$ ....... (6.8) $$\begin{split} & h_{11} = \frac{|y_1|}{|i_1|}_{|i_2| \neq 0} & \text{Input Resistance with Output Shorted.} \ (\Omega) \\ & h_{12} = \frac{|v_1|}{|v_2|}_{|i_1| \neq 0} & \text{Reverse Voltage Gain with Input open circuited} \\ & (Dimension Less) \\ & h_{21} = \frac{|i_2|}{|i_1|}_{|v_2| \neq 0} & \text{Forward Current Gain with Output Shorted} \\ & (Dimension Less). \\ & h_{22} = \frac{|i_2|}{|v_2|}_{|i_1| \neq 0} & \text{Output Conductance with Input Open Circuited} \ (|U|) \end{split}$$ But, according to IEEE Standards, the notation used is "i" for 11 ( input ) "o" for 22 (output ) "f" for 21 ( Forward Transfer ) and "r" – 12 ( Reverse Transfer ). The subscripts b, c or e are used to denote Common Base, Common Cullector or Common Emitter Configurations. Thus for Common Emitter Configurations. the equation are $$\mathbf{v}_1 = \mathbf{h}_{1e} \, \mathbf{i}_1 + \mathbf{h}_{re} \, \mathbf{v}_2$$ ....... (6.9) $\mathbf{i}_2 - \mathbf{h}_{1e} \, \mathbf{i}_1 + \mathbf{h}_{oc} \, \mathbf{v}_2$ ...... (6.10) If the device has no reactive components, the hybrid parameters are real. But if the device consists of reactive elements also, h - parameters will be functions of frequency. The four h - parameters can be used to construct a mathematical model of an Amplifier Circuit. The Circuit representing the two equations relating $v_1, v_2, i_1$ and $i_2$ is shown in the Fig 6.8, $h_{12}, v_2$ is a Voltage Source $h_{21}$ i, is a Current Source. Flg 6.6 h-parameter equivalent circuit ### 6.3 TRANSISTOR HYBRID MODEL In drawing the equivalent circuit of a transistor, we assume that the Transistor Parameters are constant, With the variation in operating points, transistor parameters will also vary. But we assume that the Quiescent or operating point variation is small. The advantages of considering h-parameters for transistor are - 1. They are easy to measure. - Can be obtained from Transistor characteristics. - They are real numbers at audia frequencies. - 4. Convenient to use in circuit design and analysis. Manufactures specify a set of h-parameters for transistors. ### 6.4 TRANSISTOR IN COMMON EMITTER CONFIGURATION The variables are $i_b, i_c, v_b$ and $v_c$ . We can select $i_b$ and $v_c$ as independent parameters. $$v_{h}^{'} = f_{1}^{'} (i_{p} \text{ and } v_{p})$$ ...... (6.11) These are DC quantities Incremental variation (Elementary Changes) in DC is considered as a.c. quantity. So small letters v and i are used. Making a Taylor Series Expansion of (1) and (2) and neglecting Higher Order Terms, $$\Delta \mathbf{v}_{b} = \frac{\partial f_{1}}{\partial S_{B}} \bigg|_{V_{L}} \Delta \mathbf{r}_{b} + \frac{\partial f_{1}}{\partial V_{C}} \bigg|_{I_{D}} \Delta \mathbf{v}_{L} \qquad \qquad \dots \dots (6.13)$$ $$\Delta i_{C} = \frac{\partial f_{2}}{\partial i_{B}} \Big|_{\mathbf{v}_{c}} \Delta i_{b} + \frac{\partial f_{2}}{\partial \mathbf{v}_{C}} \Big|_{\mathbf{v}_{b}} \Delta \mathbf{v}_{c}, \qquad \dots \dots (6.14.)$$ $\Delta v_{is} \Delta i_{js}$ are A.C. quantities and (Incremental Variations in D.C. quantities). The quantities $\Delta v_{is} \Delta i_{js} \Delta v_{js}$ and $\Delta i_{is}$ represent small signal (incremental) base and collector voltages and currents. They are represented as $v_{is}$ , $i_{is}$ , $v_{is}$ , and $i_{is}$ (A.C. quantities, so small letters are used) $$h_{w} = \frac{\partial f_{1}}{\partial j_{w}} + \frac{\partial v_{h}}{\partial i_{y}} \Big|_{w_{1}, v} \qquad v_{C} \text{ is kept constant} \qquad \dots \dots (6.17)$$ $$h_{rc} = \frac{\partial v_{rc}}{\partial v_{rc}}\Big|_{v_{rc} = 0}$$ ...... (6.18) DC values of $i_{\rm b} = K$ or $v_{\rm c} = K$ $$\mathbf{h}_{\mathbf{q}} = \frac{\partial \hat{\mathbf{h}}_{\mathbf{q}}}{\partial \hat{\mathbf{h}}_{\mathbf{B}}|_{\mathbf{V}_{\mathbf{q}} = \mathbf{p}}} \qquad \qquad \dots \dots (\mathbf{6.19})$$ AC $$i_n = 0$$ or $v_n = 0$ $$h_{oc} = \frac{\partial i_C}{\partial v_C} \Big|_{v_0 = E} \qquad (i_c \text{ is kept constant }) \qquad ....... (6.20)$$ Parameters 6.17 to 6.20 represent h-parameters for C.E configuration from equations (5) and (6), we can draw the equivalent circuit. # 6.5 DETERMINATION OF h-PARAMETERS FROM THE CHARACTERISTICS OF A TRANSISTOR The output characteristics of a Transistors in Common Emitter Configuration are as shown in Fig. 6.7. Fig 6.7 Transistor output characteristics (To determine h., h., graphically) $$\left. \mathbf{h}_{fe} = \left. \frac{\partial i_{U}}{\partial i_{B}} \right|_{\mathbf{V}_{C} = K} = \left. \frac{\Delta i_{c}}{\Delta i_{b}} \right|_{\mathbf{V}_{c} = 0}$$ $h_{rr}$ $h_{rr}$ can be determined from output characteristics. $h_{rr}$ $h_{rr}$ can be determined from input characteristics. Suppose Q is the Quiescent Point around the operating point $h_{e_0}$ is to be determined. For $h_{e_0}$ , we have to take the ratio of incremental change in $i_b$ keeping $V_c$ constant. From the output characteristics two values $i_{e_1}$ and $i_{e_2}$ are taken corresponding to $i_{b_1}$ and $i_{b_3}$ . Then, $$\mathbf{h}_{\mathbf{f}_{\mathbf{b}}} = (\mathbf{i}_{c_2} - \mathbf{i}_{c_2})/(\mathbf{i}_{\mathbf{b}_2} - \mathbf{i}_{\mathbf{b}_1})$$ $h_{fe}$ is also known as **Small-Signal Beeta** ( $\beta$ ) of the transistors. Since we are determining the incremental values of Current Ratio of $i_{g}$ and $i_{g}$ , $h_{ig}$ is represented as $\beta$ . $\beta$ is represented as $h_{\alpha}$ and is called large signal $\beta$ . $\beta = i / i_{\beta}$ , since here no incremental values are being considered. $$\mathbf{h}_{\infty} = \left. \frac{\partial i_{\mathcal{L}}}{\partial \mathbf{v}_{\mathcal{L}}} \right|_{\mathbf{b} = \mathbf{v}}$$ Output characteristics of a transistor are plotted between 1 and v. Therefore, h<sub>pt</sub> is the slope of the output characteristics, corresponding to a give n value of I<sub>pt</sub> at the operating point. For Common Emitter Configuration, in exactly the same way we have drawn for amplifier system, the h-parameter equivalent circuit can be drawn. The Transistor in Common Emitter Mode is shown in Fig. 6.8. The h-parameter equivalent is shown in Fig. 6.9. Fig 6.8 Common emitter configuration. Fig 6.9 Equivalent circuit in C.F. configuration. Equations are $$\mathbf{v}_b = \mathbf{h}_e \mathbf{i}_b + \mathbf{h}_e \mathbf{v}_C$$ ....... (6.21) $\mathbf{i}_C = \mathbf{h}_e \mathbf{i}_b + \mathbf{h}_e \mathbf{v}_C$ ........ (6.22) ### 6.6 COMMON COLLECTOR CONFIGURATION ( CC ) The NPN Transistor in Common Collector Configuration is shown in Fig 6.10. The hi-parameter equivalent circuit is shown in Fig. 6.11. Fig 6.10 Common collector configuration. Fig 6.11 Equivalent circuit in common collector. # Common Base Configuration ( CB ) Transistor in Common Base Configuration is shown in Fig. 6.12. The h-parameter equivalent circuit is shown in Fig. 6.13. Fig 6.12 C.B. Configuration. Fig 6.13 Equivalent Circuit in C.B. The equations are, $$\mathbf{v}_e = \mathbf{h}_{th} \mathbf{i}_e + \mathbf{h}_{rh} \mathbf{v}_e$$ $\mathbf{i}_e = \mathbf{h}_{th} \mathbf{i}_e + \mathbf{h}_{sh} \mathbf{v}_e$ The above circuits are valid for NPN or PNP Transistors. For PNP Transistors, the direction of current will be different from NPN Transistor. Therefore, at the operating point, Q, a tangent AB is drawn The slope of AB gives h.g. $$\begin{aligned} \boldsymbol{h}_{ie} &= \left. \frac{\partial \boldsymbol{v}_{b}}{\partial \boldsymbol{I}_{b}} \right|_{\boldsymbol{v} \in \boldsymbol{v}_{b}} \\ &= \left. \frac{\Delta \boldsymbol{v}_{b}}{\Delta \boldsymbol{I}_{b}} \right. \end{aligned}$$ This can be obtained from the input characteristics. The input characteristics are drawn as shown in the Fig 6.14. Then a tangent drawn at the operating point and its slope directly gives $h_{\infty}$ . From the input characteristics corresponding to two values $V_{C_1}$ and $V_{C_2}$ $V_{B_1}$ and $V_{B_2}$ are noted then the ratio $\frac{V_{h_1} - V_{h_1}}{V_{h_1} - V_{h_2}}$ gives $h_{h_2}$ . Here we have seen the methods of determining 'h' parameters for Common Emitter Configuration. The same is true for Common Base and Common Collector Configuration. ### HYBRID PARAMETER VARIATIONS From the above analysis, it is clear that, when 'Q' the operating point is given, from input and output characteristics of the given transistors, we can determine the h-parameters. Conversely if the operating point is changing, the 'h' parameters will also change. I, changes with temperature. Hence 'h' parameters of a given transistor also change with temperature because the output and input characteristics change with temperature . Hence when the mantifactures specify typical h-parameters for a given transistor, they also specify the operating point and temperature Specifying the operating point is giving the values of $I_{eta}$ eta and $V_{_{CF}}$ ( DC Values ). $\mathbf{h}_{\hat{\boldsymbol{\theta}}}$ the sotall signal current amplification factor is very sensitive to $\mathbf{l}_{\hat{\boldsymbol{\theta}}}$ . Its variations is as shown in Fig 6.15. The variation of $\mathbf{h}_{cc}$ with $\mathbf{f}_{cc}$ and Temperature T are shown in Fig. 6.16. Fig 6.15 Variation of $h_{\mu}$ with $I_{\mu}$ Fig 6.16 Variation of $h_{ij}$ with $I_{ij}$ and T We are determining these hiparameters from the static D.C characteristics of the transistors. But the "h" parameters are defined with respect to A.C voltages and currents. So AC voltage V he may be represented as small changes in D.C. fevels of V Hence the above graphical analysis is correct. We are taking incremental values of DC to represent AC quantities. Typical values of h-parameters at room temperature, in the three transistor configurations, namely Common Emitter, Common Collector and Common Base are given in the Table 6.1. | | | · · · | · /: | |-----------|----------------------|--------|-----------------------| | Parameter | CE | cc | CB · | | h | 11000 | :100Ω | 31.6Ω | | h, | $2.5 \times 10^{-4}$ | 1 | 2.9 × 10 <sup>4</sup> | | h h | 50 | -51 | -098 | | h, | 24µA/V | 25µA/V | 0 49μ <b>Λ/</b> V | Table 6.1 Comparison of h-parameters in the three configurations (at $I_{\nu}=1.3$ mA) ### 6.8 CONVERSION OF PARAMETERS FROM C.B. TO C.E. The circuit shown in Fig. 6.17 is the h-parameter equivalent circuit in Common Base Configuration. This circuit is to be redrawn in the Common Emitter Configuration. In Common Emitter Configuration, Emitter is the common point in C.B. base is common point Hence the above circuit is to be redrawn so as to get 'E' emitter, as the common point. Hence invert the voltage source $h_{re}$ . From the -ve of $h_{re}$ $V_{ce}$ , we go to $h_{th}$ $I_{e}$ point: Fig 6.17 h - parameters circuit in C.B. configuration $h_{th}$ I is as shown. $h_{th}$ is in parallel with $h_{th}$ I, $V_{ch}$ is across $h_{ch}$ . I is entering into $h_{th}$ I and $h_{ch}$ . There is no connection between H and C terminals. Hence the circuit has to be drawn as shown in the Fig. 6.17. The circuit in Fig. 6.18 is exactly the same as Fig. 6.17, But the figure in 6.18 is in Common Emitter Configuration. Fig 6.18 (a) Equivalent Circuits Fig. 6.18 (b) If $I_b=0$ , $I_c=-I_p$ . Therefore, $I_B+I_C\ni I_E=0$ for any Transistor. But the current Through $I_b$ is $I_b$ ( $I_b$ is in opposite direction. $I_C$ gets branched through $I_{ab}$ ). Hence $$h_{10} I_{e} = I = I_{e}$$ $h_{10} I_{e} = I = I_{e}$ or $I = h_{10} I_{e} + I_{e} = I_{e} (I + h_{10})$ Since $h_{ab}$ represents conductance, $l = h_{ab}$ , $V_{bc}$ or Applying KVL to the output mesh, $$\begin{split} &h_{ab} \times J_{c} + h_{ab} \, V_{cb} + V_{bc} + V_{ce} = 0 \\ &= \frac{\left(h_{ab} \, h_{ab}\right) V_{br}}{1 + h_{ab}} = -h_{ab} V_{bc} + V_{bc} + V_{ac} = 0 \end{split}$$ $$\frac{h_{ab}h_{ab}}{1+h_{ab}}V_{bc}=h_{ab}V_{bc}+V_{bc}+V_{cc}\neq0$$ $$=V_{bc}\frac{h_{ab}h_{gb}}{1+h_{gb}} + h_{ab} + 1 + \cdots V_{cc}$$ or $$\frac{V_{hc}}{V_{ce}} = -\frac{-(1 + h_{fb})}{h_{fb} h_{ob} + (1 - h_{fb})(1 + h_{fb})}$$ Hence $$\mathbf{h}_{re} = 1 + \frac{\mathbf{V}_{be}}{\mathbf{V}_{re}} = \frac{\mathbf{h}_{bb}\mathbf{h}_{ab} + (1 + \mathbf{h}_{bb})\mathbf{h}_{ab}}{\mathbf{h}_{bb}\mathbf{h}_{ab} + (1 + \mathbf{h}_{bb})(1 + \mathbf{h}_{bb})}$$ But $$h_{ab} \le 1$$ , and $h_{cb} h_{cb} \le \{1 + h_{fb}\} = \frac{h_{ab} h_{cb} - (1 + h_{fb}) h_{ab}}{(1 + h_{fb})}$ . Hence, $h_{re} = \frac{h_{rb}h_{cb}}{1 + h_{cc}} - h_{re}$ ....... ( 6.26 ) ٥t ..... ( 6.27 ) $$h_{ie} = \frac{V_{be}^{-1}}{I_{b} I_{b}}$$ If we connect terminals C and B together, we get the circuit as (the same redrawn circuit in Common Base Configuration with C and B shorted ) is shown in Fig. 6.18. Applying KVL around the I mesh on the left hand side. $$\begin{split} & V_{pe} + h_{tb} I_{e} - h_{tb} V_{zb} = 0, \\ & h_{tb} I_{e} = + h_{rb} V_{be} - V_{be} \\ & V_{bc} - V_{be} \end{split}$$ Combining these two equations, $I_e = -\frac{\left(1-h_{ab}\right)}{h_{ab}}V_{be}$ Applying KCI, to node B, $$\begin{aligned} & \mathbf{i}_b + \mathbf{I}_c + \mathbf{h}_{ab} \mathbf{I}_c - \mathbf{h}_{cb} \mathbf{V}_{be} = 0 \\ & \mathbf{i}_b = (1 + \mathbf{h}_{ab}) \frac{1 - \mathbf{h}_{ab}}{\mathbf{h}_{ab}} \mathbf{V}_{be} + \mathbf{h}_{cb} \mathbf{V}_{be} \end{aligned}$$ Hence $$\begin{aligned} h_{ic} &= \frac{V_{bc}}{I_{b}} = \frac{h_{ib}}{h_{ib}h_{ob} + (1 - h_{ib})(1 + h_{ic})} \\ h_{ic} &\leq I_{c} \text{ and } h_{ob}h_{ib} \leq (1 + h_{ib}) \end{aligned}$$ then ### 6.9 MEASUREMENT OF h-PARAMETERS In the circuit shown in Fig. 6.19 to determine the h-parameter, PNP transistors are taken into account. The operating point is chosen by suitably adjusting $R_{\rm e}$ , $V_{\rm gg}$ and $V_{\rm eg}$ , there by adjusting the values of $I_{\rm c}$ and $V_{\rm cg}$ . The h-parameters depend upon the frequency of operation. So the Fig 6.19 Circuit for determining h - parameters. signal generator is adjusted to be 1 KHz, at which frequency normally all the transistor h parameters are specified by the manufactures. 1 KHz is in the audio frequency range. So the k-parameters are assumed to be real at audio frequency. The tank Circuit impedance will be very high at this frequency, of the order of 500kΩ. This is very high compared to the input resistance of the transistor. The tank circuit is tuned to the same frequency of the signal generator (1KHz). This will prevent any stray pick up. The stray signal will pass through the LC tank circuit, since it offers least impedance. So spirious signal will not affect the net voltages and currents of the transistor, while determining the h-parameter. The name, tank circuit, is used for LC Parallel circuit, because energy is stored in these elements, as water is stored in a tank. $$|\mathbf{h}_{ic} = \left. \frac{|\mathbf{V}_b|}{|\mathbf{I}_b|} \right|_{\mathbf{V}} : |\mathbf{I}_b| = \frac{|\mathbf{V}_S|}{|\mathbf{R}_b|}$$ Since the input resistance of the transistor is small compared to the Tank Circuit Resistance, all the current $I_n$ flows into the transistors alone, $R_n$ is negligible compared to $R_n$ ( $IM\Omega$ ). $$\therefore \qquad \qquad I_b = \frac{V_s}{R_s}$$ Now h<sub>g</sub> and h<sub>g</sub> are determined when $V_{c}=0$ or the collector is shorted to ground. But if the collector is directly connected to the ground, $I_{c}$ will be different and $V_{CE}$ will be different. The operating point will change h parameters. Depending on the operating point h - parameters differ. Hence AC short circuit is to be done . $C_{c}$ will block D.C. Hence the D.C values of $V_{CE}$ , $I_{c}$ will not change at ail. But the A.C. Voltage of $V_{c}$ is = 0 or the collector is at ground potential for A.C. voltages. So this is called AC short circuit. Now $$\begin{aligned} h_{ie} &= \frac{|V_b|}{|I_b|}_{V_c = 0} & & & & & \\ & & |I_b| &= \frac{|V_s|}{|R_1|} \\ & & |h_{fe}| - \frac{|I_e|}{|I_b|}_{V_c = 0} & & & \\ & & |h_{fe}| &= \frac{|I_c|R_1}{|V_s|} \end{aligned}$$ where $\boldsymbol{V}_{\boldsymbol{\alpha}}$ is the voltage across $\boldsymbol{R}_{\boldsymbol{\alpha}}$ $h_{ij}$ and $h_{ij}$ are defined when $h_{ij} = 0$ or input is open circuited. Therefore, the tank circuit impedance is very large. The input side can be regarded as open circuit. The signal generator is connected on the output side (as shown by the dotted lines). $$\begin{split} \mathbf{h}_{ic} &= \left. \frac{\mathbf{V}_b}{\mathbf{V}_c} \right|_{I_b = 0} = \frac{\mathbf{V}_b}{\mathbf{V}_c} \\ \mathbf{h}_{oc} &= \left. \frac{\mathbf{I}_c}{\mathbf{V}_c} \right|_{I_b = 0} - \frac{\mathbf{I}_{c-1}}{\mathbf{V}_c} = \frac{\mathbf{V}_0}{R_1 \mathbf{V}_c} \qquad \forall \ \mathbf{I}_C = \frac{\mathbf{V}_0}{R_1} \end{split}$$ ### 6.10 GENERAL AMPLIFIER CHARACTERISTICS An amplifier generally produces an enlarged version of an input signal. The amplifier may be thought of as a black box, that has two input terminals; and two output terminals for the connection of the load and a means of supplying power to the amplifier. One of the input and output terminals will be common for the input and output (Fig. 6.20). Fig 6.20 Block schematic of amplifter. The signal to be amplified may be AC or DC, Input signal is a low level voltage such as the one obtained from a tape head, or a transducer like thermocouple, pressure gauge etc. The output load can be a loud speaker in an audio amplifier, a motor in a servo amplifier or a relay in control applications. In any case, the output of the amplifier is an enlarged version of the input to amplify means to increase the size. So in the case of electrical signals, if it is voltage or power amplifications, there is some additional energy being gained by the output signal. Energy can be neither created nor destroyed. So this additional energy is being gained from the D.C. bias supply. So without V<sub>CC</sub> or DC Bias Voltage. (in the case of transistor amplifier circuit), the circuit will not work. The notations that are used in the case of amplifier circuit are ( Fig. 6.21 ) Fig 6.21 Block schematic. V = Open circuit signal voltage Source or signal current. $\hat{\mathbf{R}}$ = Internal resistance of the source in $\Omega$ . R = Amplifier input resistance. V - Amplifier input voltage V = Amplifier output voltage g - Amplifier output current Ř = Load Resistance. Current Gain $$A_{ij} = i_{ij} i_{jk} = \frac{i_{ij} peak to peak}{i_{ij} peak to peak}$$ Voltage Gain $A_{ij} = V_{ij} i_{jk} = \frac{V_{ij} peak to peak}{V_{ij} peak to peak}$ Power Gain $A_{ij} = \frac{P_{ij}}{P_{ij}} = \frac{V_{ij} i_{ij}}{V_{ij} i_{ij}} = A_{ij} A_{ij}$ An amplifier may or muy not exhibit both voltage and current gains, but in general, it exhibits power gain. # 6.10.1 Amplifier Input Resistance R. The amplifier circuit presents a load $R_j$ to the source which can be 50 $\Omega_j$ to few thousand $\Omega_j$ for transistor circuits. The input voltage to the amplifier will be reduced from $V_s$ by an amount that depends on both $R_s$ and $R_s$ ( Fig. 6.22 ) Fig 6.22 Input side equivalent circuit for an amplifier. $$V_i = V_s \times \frac{R_i}{R_1 + R_s} = V_s \times \frac{1}{1 + \frac{R_s}{R}}$$ If $R_i >> R_i$ the input voltage to the amplifier is same as that of $V_i$ , or if $R_i$ is small then also $V_i = V_i$ usually $R_i = 50~\Omega$ . From the above equation, we can determine the input resistance of a given amplifier circuit by noting the open circuit voltage of the voltage source $V_i$ and then voltage $V_i$ after connections to the amplifier. If $R_i$ of the voltage source is known, $R_i$ can be calculated. # **6.10.2** AMPLIFIER OUTPUT RESISTANCE $\mathbf{R}_{p}$ $R_{\rm p}$ is used to denote the load resistance. So $R_{\rm p}$ is the nutput resistance of the amplifier circuit. (Fig. 6.23). The amplifier can be represented as a voltage source in series with internal resistance of $R_a$ in parallel with $R_a$ is the external load resistance K is the amplification factor. $$V_{o} = KV_{i} \cdot \frac{R_{i}}{R_{i} + R_{i0}} = KV_{i} \times \frac{1}{1 + \frac{R_{i}}{R_{i}}}$$ Output voltage V<sub>2</sub> can be made large by increasing the value of R<sub>1</sub>. But the output current will be small and so the current gain will fall. Hence power gain will also be less. In order to get maximum power gain, R<sub>2</sub> should be matching with R<sub>2</sub>. It should be complex conjugate of R<sub>3</sub> according to Maximum Power Transfer Theorem. For this purpose, matching transformers are used $\left(\frac{R_1}{R_2} = \frac{N_1}{N_2}\right)$ in the output stage of an amplifier. Similarly matching transformers are also used to couple one stage of an amplifer to the second stage, if the input resistance of the second stage amplifier is very small. Fig 6.23 Output side equivalent circuit. # Conversion Efficiency : An amplifier circuit draws energy from the D.C. source and amplifies the A.C. signal. The D.C. supply provides the major portion of the extra energy. $$\therefore \qquad \text{Conversion } \eta = \frac{\text{A.C. signal power delivered to the load}}{\text{D.C. input power to the active device}} \times 100^{\circ} = \frac{P_0}{P_{DC}}.$$ This is also known as collector circuit efficiency in the case of transistor and plate circuit efficiency in the case of tube amplifier circuits. #### Problem 6.1 A single stage amplifier employing one active device, is powered by a 9V battery which has a current drain of 20 mA. If the load voltage is 3V at 12 m A, determine the conversion $\eta$ . $$P_{a} = V_{a}I_{o} = 3 \times 12 \times 10^{-1} = 36 \text{ m/W}$$ $$P_{DC} = V_{CC}I_{CC} = 9 \times 20 \times 10^{-1} = 180 \text{ m/W}$$ $$T = \frac{36}{180} \times 100 = 20\%$$ ### 6.11 ANALYSIS OF TRANSISTOR AMPLIFIER CIRCUIT USING 1-PARAMETERS To form transistor amplifier configuration, we connect a load impedance Z<sub>L</sub> and a signal source as shown in Fig. 6.24. Fig 6.24 Amplifier circult. $V_s$ is the signal source, $R_s$ is the resistance of the signal source, and $Z_s$ is the load impedance. Transistor can be connected in C.E., C.B. and C.C. Configuration. To analyse these circuits i.e. to determine the current gain $A_p$ . Voltage gain $A_p$ , input impedance, output impedance etc. we can use the h parameters. So the equivalent circuit for the above transistor amplifier circuit in general form without indicating C.E., C.B., or C.C. Configuration, can be denoted as in the Fig. 6.25. Fig 6.25 h-parameter equipvalent circuit (general repersentation). Current Amplification, $$\mathbf{A_{j}} = \frac{\mathbf{I_{L}}}{\mathbf{I_{j}}};$$ $$\mathbf{But} \qquad \qquad \mathbf{I_{L}} = -\mathbf{I_{j}};$$ $$\therefore \qquad \qquad \mathbf{A_{j}} = -\frac{\mathbf{I_{2}}}{\mathbf{I_{j}}};$$ Negative sign is because $I_2$ is always represented as flowing into the current source. For a transistor PNP or NPN type, if it is flowing out of the transistor, $I_1$ is represented as $-I_2$ . Now voltage across $Z_2$ is taken with 2 as +ve and $2^1$ as -ve The directions of $I_1$ are as shown and $I_1 \leftarrow -I_2$ . From the above circuit we have, But $$I_{\frac{1}{2}} = h_{r} I_{1} + h_{q} V_{2}$$ $V_{2} = I_{1} Z_{1} = -I_{2} Z_{1}$ (Since $I_{r} = -I_{2}$ ) Negative sign indicates that I, and I, are out of phase by 180". ### 6.11.1 INPUT IMPEDANCE : Z, Input impedance of any circuit<sup>1</sup> is the impedance we measure looking back into the amplifier circuit. Now amplifier terminals are land $\mathbf{i}^1$ . $\mathbf{R}_i$ is the resistance of the signal source. So to determine the output z of the amplification alone, it need not be considered. $$Z_{i} = \frac{V_{i}}{I_{i}}$$ But $$V_{i} = h_{i} I_{i} + h_{r} V_{2}.$$ $$Z_{i} = \frac{V_{i}}{I_{i}} - h_{i} + h_{r} \frac{V_{2}}{I_{i}}.$$ ....... (6.29) But $V_z = -1_z$ , $Z_L$ , $\therefore \frac{V_0}{I_1} = \left(\frac{-I_0}{I_1}\right) Z_L = A_1 Z_L$ ...... (6.30) Substituting the values of $V_{\gamma}$ in Equation ( 6.29 ). But $$Z_{i} = h_{i} + h_{i}, A_{i} Z_{i}$$ $$A_{1} = \frac{-h_{i}}{1 + h_{o} z_{i}}$$ $$Z_{i} = h_{i} - \frac{h_{f} h_{f} z_{i}}{1 - h_{o} z_{i}}$$ $$= h_{i} - \frac{h_{f} h_{i}}{\frac{1}{z_{i}} + h_{o}}$$ $$Z_{i} = h_{i} - \frac{h_{f} h_{f}}{\frac{1}{z_{i}} + h_{o}}$$ $$Z_{i} = h_{i} - \frac{h_{f} h_{f}}{\frac{1}{z_{i}} + h_{o}}$$ ......(6.31) $Y_L$ is load admittance. Therefore, input impedance is a function of load impedance. If $Z_L = 0$ , $Y_L = \infty$ . $$\therefore$$ $Z_1 - E$ ### 6.11.2 VOLTAGE GAIN $$\mathbf{A_v} = \frac{\mathbf{V_2}}{\mathbf{V_1}}$$ But $$\mathbf{V_2} = +\mathbf{I_1}, \, \mathbf{Z_1} = -\mathbf{I_2}, \, \mathbf{Z_1}$$ Since, $\mathbf{I_2} = -\mathbf{I_1}$ But $$I_2 = A_1 \cdot I_1$$ $V_2 = + A_1 \cdot I_1 \cdot Z_1$ , $V_3 = A_1 \cdot I_2 \cdot Z_2$ , $V_4 = - \frac{A_1 \cdot I_2}{V_1} \cdot Z_2$ , But $\frac{V_1}{I_1} = Z_2$ , $Z_1 = h_1 - \frac{h_1 \cdot h_2}{I_1} + h_2$ $A_2 = -\frac{A_1 \cdot Z_2}{I_2} \cdot A_2 \cdot A_3 \cdot A_4 \cdot A_4 \cdot A_5 A_5$ #### 6.11.3 OUTPUT ADMITTANCE, $\mathbf{Y}_{\alpha}$ The output impedance can be determined by using two assumptions $Z_1 = \infty$ , and $V_2 = 0$ $$\mathbf{Y}_{\odot}$$ is defined as $\frac{\mathbf{I}_{2}}{\mathbf{V}_{1}}$ with $Z_{\mathrm{L}} = \infty$ But $$I_2 = I_1 I_1 + h_0 v_2$$ Dividing by V2. From the equivalent circuit with $\mathbf{V}_1=0$ , $\mathbf{R}_{c}, \mathbf{I}_1+\mathbf{h}_1\mathbf{I}_2+\mathbf{h}_1\mathbf{V}_2=0.$ $$R_1 \cdot I_1 + I_2 \cdot I_3 + I_4 \cdot V_3 = 0$$ Dividing by V<sub>2</sub> Through out, we get $$\frac{R_{S}J_{1}}{V_{2}}+\frac{h_{1}I_{1}}{V_{2}}+h_{+}=0$$ ÓT Substitute this value in the equation for $Y_{g}$ or equation 6.23. $$Y_o = h_f \left( \frac{-h_f}{h_f + R_a} \right) + h_a$$ $$\mathbf{Y}_{o} = \mathbf{h}_{o} - \frac{\mathbf{h}_{f} \cdot \mathbf{h}_{f}}{\mathbf{h}_{f} + \mathbf{R}_{o}}$$ Therefore, $Z_0 = 1/Y_0$ Therefore, output admittance is a function of Source Resistance $R_s$ where as $Z_s$ is a function of $Y_s$ . If $R_s = 0$ , $Y_s \geq |h_s|$ . Since ( $|h_s|h_s/h_s$ ) is very small. # 6.11.4 Voltage Gain $A_{in}$ Considering Source Resistance, $R_{in}$ $$\label{eq:A_ws} \mathcal{A}_{ws} = \frac{V_2}{V_S} = \frac{V_2}{V_1} \times \frac{V_1}{V_S} = A_{\infty}, \frac{V_k}{V_S}.$$ This is the equivalent circuit of the input side of the amplifier circuit, $$V_{1} = \frac{V_{s} \cdot Z_{1}}{z_{1} + R_{s}}.$$ $$A_{vs} = \frac{A_{v} \cdot Z_{1}}{Z_{1} + R_{s}}$$ $$A_{v} = \frac{v_{2}}{v_{1}}.$$ $$A_{v} = \frac{V_{2}}{v_{1}}.$$ $$A_{v} = I_{v} \cdot Z_{1} \cdot V_{1} = I_{1} \cdot Z_{1}$$ $$A_{v} \cdot Z_{1} = \frac{I_{v} \cdot Z_{1} \cdot V_{1}}{I_{1} \cdot Z_{1}} = A_{1} \cdot Z_{1}$$ $$A_{v} \cdot Z_{1} = \frac{I_{v} \cdot Z_{1} \cdot Z_{1}}{I_{1} \cdot Z_{1}} = A_{1} \cdot Z_{1}$$ $$A_{vs} = \frac{I_{v} \cdot Z_{1} \cdot Z_{1}}{I_{1} \cdot Z_{1}} = A_{1} \cdot Z_{1}$$ $$A_{vs} = \frac{A_{v} \cdot Z_{1}}{I_{1} \cdot Z_{1}}.$$ If $R_{s} = 0$ , $A_{vs} = A_{v} \cdot A_{vs} \cdot$ flence A<sub>v</sub>, is the voltage gain of an ideal voltage source with zero terminal resistance. # 6.11.5 CURRENT GAIN AIR CONSIDERING SOURCE RESISTANCE The input source can also be represented as a current source $I_5$ in parallel with resistance $R_3$ or voltage source $V_5$ in series with resistance $R_3$ . Now let us consider the input source as a current source in parallel with $R_4$ . The equivalent circuit is $\frac{1}{1} + \frac{1}{1}$ Fig 6.27 Current source. .......... ( 6.36 ) From the Fig 6.27, 1. = $$\frac{I_5 \cdot R_8}{R_8 \cdot Z_1}$$ $$\triangle \qquad \qquad A_{1S} = \frac{A_1 \times R_S}{(R_S + Z_1)} = \frac{A_1 \cdot R}{(R_S + Z_1)}$$ If $R_c = \infty$ , $A_i = A_{is}$ . Therefore, $A_i$ is the current gain for an ideal source Now $A_{VS} = \frac{A_1 Z_L}{Z_1 + R_2}$ ...... (6.37) $$A_{VS} = \frac{A_1 \cdot R_S}{Z_1 + R_S} \qquad \dots \dots (6.38)$$ Dividing 1 and 2, $\frac{A_{VA}}{A_{1S}} = \frac{Z_L}{R_S}$ . or $A_{vs} = A_{IS}, \frac{Z_L}{R_S}$ ...... (6.39) This equation is independent of the transistor parameters. This is valid if the equivalent current and voltage sources have the same resistance. ### 6.11.6 POWER GAIN AD ### 6.12 COMPARISON OF THE CE, CB, CC CONFIGURATIONS C.E.: Of the three, it is the most versatile. Its voltage and current gain are $\geq 1$ . Input and output resistance vary least with $R_a$ and $R_a$ . $R_a$ and $R_a$ values fix between maximum and minimum for all the three configurations. Phase shift of $180^\circ$ between $V_a$ and $V_a$ . Power Gain is Maximum. C.B: $A_r \le 1 A_p \ge 1$ . R is the lowest and $R_a$ is the highest. It has few applications. Sometimes it is used to match low impedance source $V_a$ and $V_a$ . No phase shift. C.C: A<sub>V</sub> < 1. A<sub>I</sub> is very high. It has very high input Z and low output Z. So it is used as a huffer between high Z source and low impedance lead. It is also called as emitter follower. To analyse circuit consisting of a number of Transistors, each Transistor should be replaced by its equivalent circuit in h-parameters. The emitter base and collector points are indicated and other circuit elements are connected without altering the circuit Configuration. This way the circuit analysis becomes easy. ### Example 6.2 Find the Common Emitter Hybrid parameters in terms of the Common Collector Hybrid parameters for a given transistor. ### Solution We have to find $h_{ie}$ , $h_{re}$ , $h_{fe}$ and $h_{oe}$ in terms of $h_{ie}$ , $h_{re}$ , $h_{fe}$ and $h_{oe}$ . The transistor circuit in Common Collector Configuration is shown in Fig. 6.28. The h-parameter equivalent circuit is shown in Fig. 6.29. Fig 6.29 Equivalent circuit. Fig 6.28 For Example 5.2. C.C: $$\begin{aligned} v_b &= h_{e^+} i_b + h_{e^+} v_c \\ i_e &= h_{e^+} i_b + h_{e^+} v_e \\ i_e &= h_{e^+} i_b + h_{e^+} v_e \\ i_e &= h_{e^+} i_b - V_{e^+} h_{e^+} ) \\ v_{be} &= i_b \cdot h_{e^-} + h_{e^+} v_{ee} + v_{ee} = i_b \cdot h_{e^-} \end{aligned} \qquad Since \ v_{ee} = 0$$ $$But \qquad h_{e^+} = \frac{V_{he}}{I_h} \Big|_{V_{u_0} = 0}$$ $$\vdots \qquad h_{e^+} = \frac{i_e}{i_b} V_{ee} = 0$$ $$i_e &= -i_b - i_e = -i_b - h_{e^+} \cdot i_b + h_{ee} v_{ee}$$ But $$v_{ce} = 0$$ $$= -i_{h} - (h_{he} i_{h} - h_{ee} v_{ce})$$ $$= -i_{h} - (h_{he} i_{h} - h_{ee} v_{ce})$$ $$= -i_{h} - h_{fe} i_{h} + h_{ee} v_{ce}$$ $$h_{fe} = -\frac{i_{h} - b_{fe} i_{h}}{i_{h}} = -(1 + h_{fe})$$ $$h_{re} = \frac{V_{te}}{V_{ce}} i_{bec}$$ $$V_{be} = i_{h} h_{re} - h_{re} V_{ce} + V_{ce}$$ $$i_{b} = 0$$ $$h_{re} = -\frac{h_{re} v_{ee} + V_{ce}}{V_{ce}} = 1 - h_{re}$$ $$h_{re} = i_{e} - i_{h}$$ $$h_{te} = i_{e} - i_{h}$$ $$h_{te} = 0.$$ $$i_{e} = i_{e} - i_{h}$$ $$h_{te} =$$ $h_{xx} = h_{xx}$ is admittance in mhos (U) ### 6.13 SMALL SIGNAL ANALYSIS OF JUNCTION TRANSISTOR Small Signal Analysis means, we assume that the input AC signal peak to peak amplitude is very small around the operating point Q as shown in Fig. 6.30. The swing of the signal always lies in the active region, and so the output is run distincted. In the Large Signal Analysis, the swing of the input signal is over a wide range around the operating point. The magnitude of the input signal is very large. Because of this the operating region will extend into the out-off region and also saturation region. Fig 6.30 Operating point Q. #### 6.13.1 COMMON EMITTER AMPLIFIER Common Emitter Circuit is as shown in the Fig. 6.31. The DC supply, biasing resistors and coupling capacitors are not shown since we are performing an AC Analysis. Fig 6.31 C.E. Amplifier circuit. $V_{\S}$ is the input signal source and $R_{\S}$ is its resistance. The *k*-parameter equivalent for the above circuit is as shown in Fig. 6.32. $$\left.h_{\text{le}} = \frac{V_{\text{RE}}}{I_{\text{B}}}\right|_{V_{\text{CE}}} \qquad \qquad h_{\text{re}} = \frac{V_{\text{BE}}}{V_{\text{CE}}}\Big|_{I_{\text{Boo}}}$$ Flg 6.32 h-parameter equivalent circuit. The typical values of the h-parameter for a transistor in Common Emitter Configuration are. $$h_{sc} = 4 \text{ KQ},$$ Since, $$h_{sc} = \frac{V_{gg}}{l_{m}};$$ $V_{BE}$ is a fraction of volt 0.2V, $l_B$ in $\mu A$ , 100 $\mu A$ and so on. $$h_{tc} = \frac{0.2V}{50 \times 10^{-4}} = 4K\Omega$$ $$h_{tc} = \frac{I_c}{I_{tc}} = 100 \ .$$ $I_C$ is in mA and $I_B$ in $\mu$ A. $$\beta = b_{\alpha} >> 1 \leq \beta$$ $\beta$ $h_{fe} \ge 1 \simeq \beta$ $h_{re} = 0.2 \times 10^{-3}. \ \ Because, it is the Reverse Voltage Gain.$ $$\textbf{h}_{re} = \frac{V_{rep}}{V_{CF}} \quad \text{and} \quad V_{CE} \geq V_{BE}; \qquad \textbf{h}_{re} \equiv \frac{Input}{Output}$$ Output is >> input, because amplification takes place. Therefore $h_{re} << 1$ . $$h_{\rm pc} = 8 \, \mu \, \mho$$ and $h_{\rm oe} = \frac{I_{\rm U}}{V_{\rm US}}$ . # INPUT RESISTANCE OF THE AMPLIFIER CIRCLIT $(R_i)$ The general expression for R, in the case of Common Emitter Transistor Circuit is $$R_{L} = h_{ie} - \frac{h_{ie}h_{Le}}{h_{oe} + \frac{1}{R_{L}}}$$ For Common Emitter Configuration, $$R_{i} = h_{ie} - \frac{h_{ie}h_{os}}{h_{oe} + \frac{1}{R_{ie}}}$$ $R_i$ depends on $R_L$ . If $R_L$ is very small, $\frac{1}{R_L}$ is large, therefore the denominator in the second term is small or it can be neglected. $$R_i = h_{a_i}$$ . If $\mathbf{R}_{\mathbf{L}}$ increases, the second term cannot be neglected. $$R_i = h_{\infty}$$ (finite value) Therefore, $R_i$ decreases as $R_L$ increases. If $R_L$ is very large, $\frac{1}{R_L}$ will be negligible compared to $h_{oe}$ . Therefore, $R_i$ remains constant. The graph showing $R_i$ versus $R_L$ is indicated in Fig. 6.33. $R_i$ is not affected by $R_L$ if $R_L \leq 1$ K $\Omega$ and $R_1 \geq 1$ M $\Omega$ as shown in Fig. 6.33. Fig 6.33 Variation of $R_1$ with $R_1$ . $R_1$ varies with frequency f because **h-parameters** will vary with frequency. $h_{fe}$ , $h_{re}$ will change with frequency f of the input signal. # OUTPUT RESISTANCE OF AN AMPLIFIER CIRCUIT $(R_s)$ For Common Emitter Configuration, $$R_o = \frac{1}{h_{oc} - \left(\frac{h_{ic}h_{fc}}{h_{oc} + R_5}\right)}$$ $R_s$ is the resistance of the source. It is of the order of few hundred $\Omega$ . $R_o$ depends on $R_s$ . If $R_s$ is very small compared to $h_{les}$ $$\mathbf{R}_{0} = \frac{1}{\mathbf{h}_{re} - \frac{\mathbf{h}_{re} \mathbf{h}_{re}}{\mathbf{h}_{re}}} \text{ ( independent of } \mathbf{R}_{s} \text{)}$$ Then, $R_o$ will be large of the order of few hundred $K\Omega$ . If $R_s$ is very large, then $$R_o \simeq \frac{1}{h_{co}} \simeq 150 \text{ K}\Omega.$$ The graph is as shown in Fig. 6.34. Fig 6.34 Variation of $R_o$ with $R_S$ # CURRENT GAIN (A<sub>j</sub>) $$\mathbf{A_i} = \frac{\mathbf{h_{fe}}}{1 + \mathbf{h_{ee}} \mathbf{R_1}}$$ If $R_L$ is very small, $A_i = h_{f_R} = 100$ . So, Current Gain is large for Common Emitter Configuration. As $R_L$ increases, $A_i$ drops and when $R_1 = \infty$ , $A_i = 0$ . Because, when $R_L = \infty$ , $I_0 = 0$ . Therefore, $A_1 = 0$ . Variation of $A_1$ with $R_L$ is shown in Fig. 6.35. Fig 6.35 Variation of $A_i$ with $R_i$ . # VOLTAGE GAIN $(A_{ij})$ Fig 6.36 Variation of $A_y$ with $R_{f'}$ If $R_L$ is low, most of the output current flows through $R_L$ . As $R_L$ increases, output voltage increases and hence $A_V$ increases. But if $R_L >> \frac{1}{h_{sc}}$ , then the current from the current generator in the *h-parameters* equivalent circuit flows through $h_{sc}$ and not $R_L$ . Then the, Output Voltage = $$h_{oe}$$ , $l_h$ , $\frac{1}{h_{oe}}$ ( $R_L$ is in parallel with $h_{oc}$ . So voltage across $h_{oc}$ = voltage across $R_L$ ). Therefore, $V_o$ remains constant as output voltage remains constant (Fig.6.36). #### POWER GAIN As $R_L$ increases, $A_I$ decreases. As $R_L$ increases, $A_V$ also increases. Therefore, Power Gain which is the product of the two, $A_{\psi}$ and $A_{\parallel}$ varies as shown in Fig. 6.37. Fig 6.37 Variation of $A_p$ with $R_E$ Power Gain is maximum when $R_L$ is in the range 100 K $\Omega \sim 1 M\Omega$ , i.e. when $R_L$ is equal to the output resistance of the transistor. Maximum power will be delivered, under such conditions. Therefore, it can be summarised as, Common Emitter Transistor Amplifter Circuit will have, - Low to Moderate Input Resistance (30952 5KΩ). - Moderately High Output Resistance (100ΚΩ 800ΚΩ) - 3. Large Current Amplification. - 4. Large Voltage Amplification. - 5. Lurge Power Gain - 6. 1800 phase-shift between input and output voltages. As the input current $i_{\rm B}$ , increases, $i_{\rm C}$ increases. Therefore Drop across $R_{\rm C}$ increases. $V_0 = V_{\rm CC} + ({\rm drop\ and\ across\ }R_{\rm C})$ . Therefore, there is a phase shift of $180^{\rm H}$ . The amplifier circuit is shown in Fig. 6.38. Fig 6.38 C.E. amplifier circuit. #### 6.13.2 COMMON BASE AMPLIFIER The circuit diagram considering only A.C. is shown in Fig. 6.39. Fig 6.39 C.B. Amplifier circit. $$\left. h_{ib} = \left. \frac{V_{eb}}{I_c} \right|_{V_{cb} = 0}$$ $\mathbf{V}_{ab}$ is small fraction of a volt. $\mathbf{I}_{a}$ is in mA. So, $\mathbf{h}_{ab}$ is small. $$\begin{split} h_{th} &= \frac{I_c}{I_c}|_{V_{thole}} = -0.99 \text{ (Typical Value)} \\ I_c &\leq I_c & \text{i. } h_{th} \leq 1 \\ h_{nb} &= \frac{I_c}{V_{collo}}|_{thole} = -6.7 \leq 10^{-8} \text{ mihos (Typical Value)} \end{split}$$ $I_c$ will be very small because $I_c = 0$ . This current flows in between base and collector loop. $$\left| h_{\text{rh}} - \frac{V_{\text{th}}}{V_{\text{ab}}} \right|_{1, \text{ s.th}} \approx 37 \times 10^{-6} \text{ (Typical Value )}$$ $\mathbf{h}_{tb}$ is small, hecause $\mathbf{V}_{tb}$ will be very small and $\mathbf{V}_{tb}$ is large. INPUT RESISTANCE $(\mathbf{R}_i)$ $$R_i = h_{ib} - \frac{h_{ib} \cdot h_{ib}}{h_{ib} + \frac{1}{R_i}}$$ ; $h_{fk}$ is -ve when $R_1$ is small < 100 K $\Omega$ , the second term can be neglected. $$\therefore R_i = h_{ib} \simeq 30\Omega.$$ when $R_{L}$ is very large, $\frac{1}{R_{L}}$ can be neglected. $$R_i = h_{ils} - \frac{h_{ils} h_{is}}{h_{is}}$$ $R_i = h_{ijb} - \frac{h_{fb}.h_{ab}}{h_{ab}}$ So $R_i \equiv 500\Omega$ (Typical value) – [ $\odot$ $h_{fb}$ is negative] $$\Delta = -R_1 + h_{ab} + \frac{h_{ab}h_{ab}}{h_{ab}}$$ The variation of R<sub>i</sub> with R<sub>i</sub> is shown in Fig. 6.40, R<sub>i</sub> varies from $20\Omega$ to $500\Omega$ . Fig 6.40 Variation of R, with R<sub>1</sub>. OUTPUT RESISTANCE $(R_a)$ $$\begin{split} R_{e} &= \frac{1}{h_{ab} + \frac{h_{rb}h_{rb}}{h_{dr} + R_{e}}} \\ If R_{s} \text{ is small,} \qquad R_{ii} &= \sqrt{\left(h_{ab} - \frac{h_{rb}h_{ib}}{h_{ib}}\right)} \quad \text{But } h_{fh} \text{ is negative.} \\ \dots &\qquad R_{e} &= \frac{1}{h_{ab} + \frac{h_{rb}h_{rb}}{h_{ab}}} \end{split}$$ This will be sufficiently large, of the order of 300 K $\Omega$ . Therefore, value of $h_{ab}$ is small. As $R_s$ increases, $R_o = \frac{1}{b_{ab}}$ also increases. [This will be much larger because, in the previous case, in the denominator, some quantity is subtracted from $h_{ab}$ .] $$R_a = 12M\Omega$$ The variation of $\mathbf{R}_n$ with $\mathbf{R}_s$ is shown in Fig. 6.41. Fig 6.41 Variation of $R_o$ with $R_S$ . # CURRENT GAIN $(A_j)$ $$A_1 = \frac{-h_{ab}}{1 + h_{ab}R_1}$$ $A_i$ is < 1. Because $h_{f_0} \le 1$ . As $R_L$ increases, $A_i$ decreases. $A_i$ is negative due to $h_{f_0}$ . The variation of $A_i$ with $R_L$ is shown in Fig. 6.42. # VOLTAGE GAIN (A.,) $$A_{a} = \frac{-h_{fb}R_{a}}{h_{ab} + R_{b}(h_{fb}h_{ab} - h_{fc}h_{ab})}$$ As $R_L$ increases, $A_V$ also increases. If $R_L$ tends to zero, $A_V$ also tends to zero. ( $A_V \to 0$ , as $R_L \to 0$ ). The variation of Voltage Gain $A_V$ with $R_L$ is shown in Fig. 6.43. Fig 6.42 Variation of A, with R, Fig 6.43 Variation of $A_{\nu}$ with $R_{L}$ POWER GAIN (A.) Power Gain $A_p = A_{v} \cdot A_1$ $A_{\rm V}$ increases as $R_{\rm L}$ increases. But $A_{\rm L}$ decreases as $R_{\rm L}$ increases. Therefore, Power Gain, which is product of both, varies with $R_{\rm L}$ as shown in Fig. 6.44. Fig 6.44 Variation of $A_p$ with $R_p$ . The characteristics of Common Base Amplifier with typical values are as given below. - 1. Low Input Resistance (few 100 s2). - 2. High Output Resistance (MIQ). - 3. Current Amplification A, < 1. - 4. High Voltage Amplification and No Phase Inversion - **5.** Moderate Power Gain (30) $A_i \le I$ ## 6.13.3 COMMON COLLECTOR AMPLIFIER The simplified circuit diagram for A.C. of a transistor (BJF) in Common Collector Configuration is as shown in Fig. 6.45 (a). Fig 6.45 (a) Common collector amplifier circuit. The *h-parameters* equivalent circuit of transistor in Common Collector Configuration is shown in Fig. 6.45 (b). Fig 6.45 (b) h-parameter equivalent circuit. $$\begin{split} \mathbf{h}_{ic} &= \frac{V_{RC}}{I_B} \Big|_{V_{CE}=0} = 2,780~\Omega~\text{( Typical Value )} \\ \mathbf{h}_{oc} &= \frac{I_E}{V_{EC}} \Big|_{\mathbf{B}=0} = 7.7 \times 10^{-6}~\text{mbos ( Typical Value )} \\ \mathbf{h}_{fc} &= -\frac{I_E}{I_B} \Big|_{V_{CE}=0} = 100 & \text{v.} ~ I_E >> I_B.~ \text{( Typical Value )} \end{split}$$ $\mathbf{h}_{\mathrm{fc}}$ is negative because, $\mathbf{t}_{\mathrm{ff}}$ and $\mathbf{t}_{\mathrm{fb}}$ are in opposite direction. $$h_{rc} = \frac{V_{BC}}{V_{EC}}\Big|_{Q_{c}=0}$$ ; $V_{BC} = V_{EC}$ ( Typical Value ) Because, $I_B \equiv 0$ , E-B junction is not forward biased. $V_{BB} \equiv 0$ . For other circuit viz Common Base, and Common Emitter, h, is much less than I. For Common Collector Configuration, $\mathbf{h}_m \equiv 1$ . The graphs (variation with $R_c$ ) are similar to Common Base Configuration. #### Characteristics - High Input Resistance ≥ 3 KΩ (R) - 2. Low Output Resistance 30 Ω (R<sub>c</sub>) - Good Current Amplification: A, >> 1 - 4. $A_s \leq I$ - 5. Lowest Power Gain of all the configurations. Since, $A_s$ is $\leq 1$ , the output voltage ( Emitter Voltage ) follows the input signal variation. Hence it is also known as *Emitter Follower*. The graphs of variation with $R_g$ and $R_g$ are similar to Common Base amplifier. # INPUT RESISTANCE (R.) R, input resistance looking into the base is hie only The expression for $$R_i$$ of the transistor alone = $h_{ie} = \begin{pmatrix} \frac{1}{h_{fe}h_{ie}} \\ \frac{1}{h_{oc} + \frac{1}{R_{ic}}} \end{pmatrix}$ . $R_{\rm L}$ is very small and $h_{\rm re}$ is negligible. Therefore, the second term can be neglected. So $R_{\rm i}$ of the transistor alone is $h_{\rm te}$ . Now $R_{\rm i}$ of the entire amplifier circuit, considering the bias resistors is, $$R_1 = h_{10} \parallel R_1 \parallel R_2$$ $$\frac{R_1 R_2}{R_1 + R_2} = \frac{100 \times 100}{100 \times 100} = 50 \text{ K}\Omega$$ $$R_1 = \frac{2 \times 50}{2 + 50} = 1.925 \text{ K}\Omega$$ # OUTPUT RESISTANCE $(R_{\alpha})$ $$R_n = \frac{1}{h_{ne} - \begin{bmatrix} h_{ne} h_{ne} \\ h_{ne} - R_s \end{bmatrix}}$$ Because, $h_{re}$ is negligible, $R_o$ of the transistor alone in terms of *h*-parameters of the transistor = $\frac{1}{h_{re}}$ . Now $R_o$ of the entire amplifier circuit is, $$\frac{1}{h_{\infty}} \| R_4 = (|2.1 \times 10^{-3}|) \| (|100 \text{ K}\Omega|)$$ $$= 2 \text{K}\Omega.$$ # CLERENT GAIN (A.) To determine A, the direct formula for A, in transistor in Common Emitter Configuration is. $\frac{h_{bc}}{1+h_{ce}R_{bc}}$ . But this cannot be used because the input current $I_i$ gets divided into $I_i$ and $I_b$ . There is some current flowing through the parallel configuration of $\mathbf{R}_1$ and $\mathbf{R}_2$ . So the above formula cannot be used. ### Problem 6.1 $$V_{be} = I_b$$ , $h_{ie}$ $$H_{ie} = 10^{-4} \times \{2000\} = 0.2 V. \text{ (This is AC Voltage not DC }\}$$ Voltage across R<sub>1</sub> R<sub>2</sub>, parallel configuration is also V<sub>be</sub>. Current $$l_i = \frac{V_{be}}{50 \times 10^3} = \frac{0.2}{50 k\Omega} = 4 \mu A_e$$ Total Input Current $I_1 = I_1 + I_6 = 100 + 4 = 104 \mu A$ $\mathbf{I}_n$ is the current through the $TK\Omega$ load. $\frac{1}{h_{oe}} = 100~\text{K}\Omega$ is very large compared with $R_4$ and $R_1$ . Therefore, all the current on the output side, $h_{\rm fe} I_{\rm b}$ gets divided between $R_{\rm d}$ and $R_{\rm L}$ only. $$\therefore \quad \text{Current through } \mathbf{R}_1 = \mathbf{I}_0 = \mathbf{h}_{1c} \, \mathbf{I}_{b}, \ \frac{\mathbf{R}_{4}}{\mathbf{R}_{4} + \mathbf{R}_{1}}$$ $$\mathbf{I}_0 = 100 \times 10^{-4} \, \frac{2.1 \times 10^{5}}{(2.1 \times 10^{3} + 10^{3})} \approx 6.78 \, \text{mA}.$$ $$\therefore \quad \text{Current amplification} = A_1 = \frac{1_p}{t_p} = \frac{6.78 \times 10^{-3}}{104 \times 10^{-6}} = 65.$$ $$\begin{aligned} A_{v} &= \frac{V_{v}}{V_{v}}; \quad V_{v} = V_{bv} \\ V_{o} &\leq I_{o}, R_{1} \\ &= (-6.78 \times 10^{-3}) \times (10^{-5}) \\ &= -6.78 V \end{aligned}$$ Because, the direction of $I_0$ is taken as entering into the circuit. But actually $I_0$ flows down, because $V_0$ is measured with respect to ground. $$A_{x} = \frac{6.78}{0.2} = -33.9$$ Negative sign indicates that there is phase shift of 180° between input and output voltages, i.e. as base voltage goes more positive, (it is NPN transistor), the collector voltage goes more negative. ### Problem 6.3 For the circuit shown in Fig.6.46 estimate $A_p$ , $A_p$ , $R_i$ and $R_u$ using reasonable approximations. The *h-parameters* for the transistor are given as $h_{tc}$ = 100 $-h_{tc}$ = 2000 $\Omega$ $h_{tc}$ is negligible and $h_{cc}$ = 10 $^{5}$ mhos. Fig 6.46 For Problem 6.3. #### Solution At the test frequency capacitive reactances can be neglected. $V_{\rm CC}$ point is at ground because the AC potential at $V_{\rm CC}=0$ . So it is at ground, $R_1$ is connected between base and ground for AC. Therefore, $R_1$ : $R_2$ : $R_4$ is connected between collector and ground. So $R_4$ is in parallel with $1/h_{\rm cc}$ in the output The A.C. equivalent circuit in terms of h-parameters of the transistor is shown in Fig 6.47. Fig 6.47 Equivalent circuit. The voltage source $h_{ig} V_{ig}$ is not shown since, $h_{ig}$ is negligible. At the test frequency of the input signal, the capacitors $C_1$ and $C_2$ can be regarded as short circuits. So they are not shown in the AC equivalent circuit. The emitter is at ground potential. Because $X_{ig}$ is also negligible, all the AC passes through $C_3$ . Therefore, emitter is at ground potential and this circuit is in Common Emitter Configuration. #### Problem 6.4 For the circuit shown, in Fig. (6.48), estimate $A_x$ and $R_y = \frac{1}{h_{ee}}$ is large compared with the load seen by the transistor. All capacitors have neglicible reactance at the test frequency. Fig 6.48 For Problem 6.4. $$h_{s_0} = 1 \, K \Omega, \qquad h_{j_0} = 99$$ and $h_{s_0}$ is negligible. #### Solution: The same circuit can be redrawn as shown in Fig. 6.49. In the second circuit also, $R_4$ is between collector and positive of $V_{\rm CL}$ , $R_2$ is between 1 $V_{\rm CL}$ and base. Hence both the circuits are identical. Circuit in Fig. 6.48 is same as circuit in Fig. 6.49. In the AC equivalent circuit, the direct current source should be shorted to ground. Therefore, $R_4$ is between collector and ground and $R_5$ is between hase and ground. Therefore, $R_4$ is in parallel with $R_5$ and $R_5$ is in parallel with $R_5$ ( Fig. 6.49). $$R_2 - R_3 = \frac{60 \times 30}{60 \times 30} = \frac{1800}{90} = 20 \text{K}\Omega.$$ $$R_4 \parallel R_7 + R_L = \frac{5 \times 20}{20 + 5} = 4K\Omega.$$ Fig 6.49 Redrawn circuit. Fig 6.50 Equivalent elecuit. Therefore, the circuit reduces to, (as shown in Fig. 6.51) $$I_{b} = \frac{V_{t}}{h_{tc}} \qquad (...h_{tc} \text{ is negligible})$$ $$I_{c} = h_{fe} I_{b} = \frac{h_{fc} V_{c}}{h_{c}}$$ $$I_{h} = \frac{V_{t}}{h_{tc}} ...V_{o} = I_{0}$$ Fig 6.51 Simplified circuit. $$\begin{split} & V_{o} = -I_{e} : R_{\odot} = -\frac{h_{4e}V_{e}R_{1e}}{h_{1e}} \\ & A_{s} = \frac{V_{o}}{V_{e}} = -\frac{h_{3e}R_{1e}}{h_{1e}} + \frac{-99(4 \times 10^{3})}{10^{3}} \\ & A_{s} = -400 \end{split}$$ $R_i$ is the parallel combination of $20 \mathrm{K}\Omega_i$ and $h_{id}$ $$\frac{20 \times 1k\Omega}{\frac{1}{20} \cdot \text{kl}} = 950\Omega$$ While calculating $R_0$ , $R_2$ is in parallel with $R_3$ and $R_6$ will come in parallel with these two. But since $R_1$ value is very small $(R_3$ parallel $R_3$ ), effective value will be $R_6$ only. #### Problem 6.5 Given a single stage transistor amplifier with h - parameter as $\mathbf{b}_{ie} = 1.1 \text{ K}\Omega$ , $\mathbf{h}_{re} = 1$ , $\mathbf{h}_{fe} = -51$ , $\mathbf{h}_{oc} = 25 \text{ pA/v}$ . Calculate $\mathbf{A}_{f}$ , $\mathbf{A}_{V}$ , $\mathbf{A}_{Vg}$ , $\mathbf{R}_{g}$ and $\mathbf{R}_{o}$ for the Common Collector Configuration, with $\mathbf{R}_{e} = \mathbf{R}_{e} = 10 \text{K}$ . #### Salution $$\begin{split} & A_1 = \frac{-h_{fe}}{1 + h_{fe} R_{11}} = \frac{-1.51}{1 + 25 \times 10^{-6} \times 10^{4}} = 40.8 \\ & R_{11} = h_{fe} + h_{fe} A_{11} R_{11} = 2.1 \times 10^{3} + 1 \times 40^{4}, 8 \times 10^{4} = 409.1 \text{ K}\Omega \\ & A_{21} = \frac{A_{12} R_{11}}{R_{11}} = \frac{40.8 \times 10^{4}}{409.1} = 0.998 \\ & A_{22} = \frac{A_{12} R_{11}}{R_{11}} = \frac{40.9 \times 10^{4}}{409.1} = 0.998 \\ & A_{23} = \frac{A_{12} R_{11}}{R_{11} + R_{22}} = \frac{0.998 \times 409.1}{419.1} = 0.974 \\ & R_{0} = \frac{1}{h_{fe}} = \frac{1}{h_{fe} h_{fe}} = \frac{1}{25 \times 10^{-6}} + \frac{1}{(1.1 + 10)10^{3}} = \frac{1}{4.625 \times 10^{-6}} \\ & R_{12} = 217\Omega \end{split}$$ ....(1) #### Problem 6.6 For any transistor amplifier prove that $$R_i = \frac{h_i}{1 - h_i A_v}$$ Solution $$R_i = h_i + \frac{h_f . h_r}{h_0 + \frac{1}{R_{1.}}}$$ But $$A_{\parallel} = \frac{-h_{\parallel}}{1 + h_{\parallel} \cdot R_{\parallel}}$$ $$\therefore \qquad R_{\parallel} = \frac{h_{\parallel} \cdot h_{\parallel} \cdot R_{\parallel}}{A_{\perp}}$$ $$R_{\perp} = \frac{A_{\parallel} \cdot R_{\parallel}}{A_{\perp}}$$ $$A_v = \frac{A_1 \cdot R_L}{R}$$ Substituting this value of $R_1$ in equation (1) $$\boldsymbol{R}_{i} = \boldsymbol{h}_{i} + \frac{\boldsymbol{h}_{i} \cdot \boldsymbol{A}_{i} \cdot \boldsymbol{A}_{V} \cdot \boldsymbol{R}_{i}}{\boldsymbol{A}_{c}} = \boldsymbol{h}_{i} + (\boldsymbol{h}_{i} \cdot \boldsymbol{A}_{V} \cdot \boldsymbol{R}_{i}) + (\boldsymbol{R}_{i} - \frac{\boldsymbol{h}_{i}}{1 - \boldsymbol{h}_{c} \boldsymbol{A}_{V}})$$ #### Problem 6.7 For a Common Emitter Configuration, what is the maximum value of $R_{\parallel}$ for which $R_{\parallel}$ differs by no more than 10% of its value at $R_{2}$ = 0 ? $$\mathbf{h}_{\rm fe} = 1100\Omega$$ ; $\mathbf{h}_{\rm fe} = 50$ $\mathbf{h}_{\rm oc} = 2.50 \times 10^{-4}$ ; $\mathbf{h}_{\rm oc} = 25 \mu \text{V}$ . #### Solution Expression for R, is, $$R_{i} \equiv h_{ie} - \frac{h_{fe}.h_{re}}{h_{ce} \cdot \frac{1}{R_{L}}}.$$ If $R_L = 0$ , $R_i = h_{ic}$ . The value of $R_L$ for which $R_i = 0.9 h_{ic}$ is found from the expression, 0.9 $$h_{ie} = h_{ie} = \frac{h_{fg.} \cdot h_{re.}}{h_{oe} + \frac{1}{R_r}}$$ or $$\frac{h_{1e} \cdot h_{re}}{h_{0e} + \frac{1}{R_{L}}} = h_{1e} - 0.9 h_{1e} = 0.1 h_{1e}$$ $$\frac{h_{5e} \cdot h_{re}}{0.1 h_{1e}} = h_{0e} + \frac{1}{R_{L}}$$ $$\begin{split} \frac{1}{R_L} &= \frac{h_{1e}.h_{1e}}{0.1h_{ee}} - h_{oe} = \frac{h_{1e}h_{1e} - 0.1h_{oe}h_{1e}}{0.1h_{ee}} \\ \text{or} &\qquad R_L &= \frac{0.1h_{1e}}{h_{1e}h_{re} - 0.1h_{oe}h_{oe}} = \frac{0.1 \times 1100}{50 \times 2.5 \times 10^{-6} - 0.1 \times 1100 \times 25 \times 10^{-6}} \\ R_1 &= 11.3 K\Omega \end{split}$$ #### 6.14 HIGH INPUT RESISTANCE TRANSISTOR CIRCUITS In some applications the amplifier circuit will have to have very high input impedance. Common Collector Amplifier circuit has high input impedance and low output impedance. But its $A_V \le 1$ . If the input impedance of the amplifier circuit is to be only 500 K $\Omega$ or less the Common Collector Configuration can be used. But if still higher input impedance is required a circuit shown in Fig.6.52 is used. This circuit is known as the *Darlington Connection* (named after Darlington) or *Darlington Pair Circuit*. Fig 6.52 Darlington pair circuit. In this circuit, the two transistors are in Common Collector Configuration. The output of the first transistor $Q_1$ (taken from the emitter of the $Q_1$ ) is the input to the second transistor $Q_2$ at the base. The input resistance of the second transistor constitutes the emitter lead of the first transistor. So, Darlington Circuit is nothing but two transistors in Common Collector Configuration connected in series. The same circuit can be redrawn as AC equivalent circuit. So, DC is taken as ground shown in Fig. 6.53. Hence, "C" at ground potential. Collectors of transistors $Q_1$ and $Q_2$ are at ground potential. The AC equivalent Circuit is shown in Fig. 6.54 There is no resistor connected between the emitter of $Q_i$ and ground i.e., Collector Point. So, we can assume that infinite resistance is connected between emitter and collector. For the analysis of the circuit, consider the equivalent circuit shown in Fig. 6.54 and we use Common Emitter *h*-parameters, $h_{ie}$ , $h_{re}$ , $h_{ce}$ and $h_{fe}$ . For PNP transistor, $I_z$ leaves the transistor, $I_z$ enters the transistor and $I_b$ leaves the transistor. Fig 6.53 Equivalent circuit. Fig 6.34 Darlington pair circuit. # 6.14.1 CORRENT AMPLIFICATION FOR DARLINGTON PAIR $$\begin{split} \textbf{I}_c &= \textbf{I}_{c_1} + \textbf{I}_{c_2},\\ \textbf{I}_{c_1} &= \textbf{I}_{b_1} \ \textbf{h}_{fc};\\ \textbf{f}_{c_2} &= \textbf{I}_{b_2} \ \textbf{h}_{fc}, \text{ (Assuming identical transistor and } \textbf{h}_{fc} \text{ is sawe}) \end{split}$$ But $$\begin{aligned} \textbf{f}_{b_2} &= \textbf{I}_{c_1} \ \text{(the emitter of } \textbf{Q}_1 \text{ is connected to the base of } \textbf{Q}_2)\\ \vdots & \textbf{I}_{c} &= \textbf{I}_{b_1} \ \textbf{h}_{fc} + \textbf{I}_{c_1} \ \textbf{h}_{fc}\\ \textbf{I}_{c_1} &= \textbf{I}_{b_1} \ \textbf{h}_{fc} + \textbf{I}_{c_1} = \textbf{I}_{b_1} \ \text{(1 + h}_{fc}) \end{aligned}$$ .....(1) $$\vdots \\ \textbf{I}_{c_1} &= \textbf{I}_{b_1} + \textbf{I}_{c_1} = \textbf{I}_{b_1} \ \text{(1 + h}_{fc}) \end{aligned}$$ .....(2) Substituting equation (2) in (1), $$I_{e} = I_{b_{1}} h_{4e} = I_{b_{1}} (1 + h_{4e}) h_{6e} = I_{b_{1}} (2h_{1e} + h_{6e}^{2})$$ But $h^2_{le} >> 2h_{fe}$ Since, h<sub>is</sub> is of the order of 100. $$\therefore \qquad \qquad I_{\downarrow} = I_{\mathbf{b}_{\downarrow}} \mathbf{h}_{\mathbf{k}^{2}}$$ It means that we get very large current amplification $\left(A_1 - \frac{I_n}{I_{n_1}}\right)$ in the case of Darlington Pair Circuit, it is of the order $h_{fe}^2$ i.e. $100^2 \approx 10,000$ . $$\triangle = \left[ \begin{array}{cc} A_1 = \frac{I_u}{I_{e_1}} \end{array} \right] \equiv (h_{fe})^2$$ ## 6.14.2 INPUT RESISTANCE (R) Input resistance $R_{p}$ of the transistor $Q_{2}$ (which is in Common Collector Configuration) in terms of **h-parameters** in Common Emitter Configuration is, $$R_{ij} = h_{ic} + (1 + h_{fc}) R_{L}$$ But $$h_{ie} \le h_{fe} R_L$$ , and $h_{fe} R_E \ge h_{ie} A_{l_2} = \frac{l_c}{l_a} = (1 \pm h_{fe})$ Here R<sub>1</sub> is R<sub>2</sub>, since, output is taken across emitter resistance. The input resistance $Ri_1$ of the transistor $Q_1$ is, since it is in Common Collector Configuration, $$\mathbf{R}_{\rm b} = \mathbf{h}_{\rm re} + \mathbf{h}_{\rm re} \mathbf{A}_{\rm P} \mathbf{R}_{\rm L}$$ Expressing this in term of Common Emitter h-parameters, $$hig \approx h_{ad} h_{ad} + t_{a}$$ (For Common Collector Reverse Voltage Gain $\sim 1$ ) and $R_L$ for transistor $Q_s$ is the input resistance of transistor $Q_s$ . $$\begin{array}{ll} \therefore & R_{i_1} = h_{i_2} + A_{i_1} \, R_{i_2}, \ R_{i_2} \ \text{is large,} \\ \text{Therefore,} & h_{or}. R_{i_2} \leq 0.1, \ \text{and} \ A_1 \# \ l + h_{i_2} \\ R_{i_1} \cong A_{i_1} \, R_{i_2} \\ R_{i_2} \neq (1 + h_{i_2}) \, R_{i_2} \end{array}$$ But the expression for Common Collector Configuration in terms of Common Emitter h-parameters is $$A_1 = \frac{1 + h_{fp}}{1 + h_{oc} \cdot R_{J}}$$ Here, $R_L = R_{s2}$ and $R_{i2} = (1 + h_{fe}) R_{e}$ . $$A_{11} = \frac{1 + h_{4}}{1 + h_{10}(1 + h_{4})R_{c}}$$ $h_{ne} R_e$ will be $\leq 0.1$ and can be neglected. $\therefore$ h<sub>os</sub> value is of the order of $\mu$ mhos(micro mhos) $$A_{II} = \frac{\frac{1 + h_{fe}}{1 + h_{ce}h_{fe}R_{e}}}{R_{e}}$$ $$R_{II} \simeq A_{II}, R_{i2}$$ $$R_{e} \simeq \frac{(1 + h_{fe})^{2}R_{e}}{1 + h_{ce}h_{fe}R_{e}}$$ This is a very high value. If we take typical values, of $R_s = 4K\Omega$ , using h-parameters, $$R_{i2} = 205 \text{ K}\Omega$$ . $R_i = 1.73 \text{ M}\Omega$ . $A_i = 427$ . Therefore, Darlington Circuit has very high input impedance and very large current gain compared to Common Collector Configuration Circuit. #### 6.14.3 VOLTAGE GAIN General expression for A<sub>a</sub> for Common Collector in term of *k-parameters* is $$\begin{aligned} A_{\nu} &= 1 - \frac{h_{\omega}}{R_{\nu}}; \ h_{ie} &\cong h_{ie} \quad \text{or } A_{V_1} = \frac{V_2}{V_{\nu}} = \left[\frac{1 - h_{\omega}}{R_{ij}}\right] \\ But & R_{\nu} &\cong A_{11} \cdot R_2, \quad \triangle \ A_{V_1} \simeq \left(-\frac{h_{\omega}}{A_{11} \cdot R_{i2}}\right) \\ & \triangle & A_{V2} = \frac{V_0}{V_2} = \left(1 - \frac{h_{ie}}{R_{i_2}}\right) \end{aligned}$$ Therefore, over all Voltage Gain $A_v = A_{v_1} \times A_{v_2}$ $$\begin{split} &= \left(I - \frac{h_{ie}}{A_{I_1}.R_{i_2}}\right) \left(I - \frac{h_{ie}}{R_{i_2}}\right) \\ &A_{v} \simeq \left(I - \frac{h_{ie}}{R_{i_2}}\right) - \odot A_{I_1}R_{i_2} >> h_{ie} \odot A_{i_3} \text{ is } >> 1 \end{split}$$ Therefore, $A_v$ is always $\leq 1$ . #### 6.15.4 OHTPET RESISTANCE. The general expression for R<sub>o</sub> of a transistor in Common Collector Configuration in terms of Common Emitter h-parameters is, $$R_{o} = \frac{R_{s} + h_{R}}{1 + h_{te}}$$ $$R_{ot} = \frac{R_{s} + h_{te}}{1 + h_{te}}$$ Now for the transistor $Q_2$ , $R_1$ is $R_{01}$ . $$R_{e2} = \frac{R_5 + h_{1e}}{\frac{1 + h_{1e}}{1 + h_{1e}}} + h_{1e}$$ Therefore, $R_{\phi_2}$ is the output resistance of the Darlington Circuit. $$R_{\odot 2} = \frac{R_s + h_w}{(1 + h_w)^2} + \frac{h_w}{1 + h_w}$$ This is a small value, since $1 + h_{p_0}$ is >> 1. Therefore, the characteristic of Durlington Circuit are - 1. Very High Input Resistance ( of the order of M12) - 2. Very Large Current Gain ( of the order of 10, 000 ). - Very Low Output Resistance ( of the order of few Ω). - 4. Voltage Gain. A. < 1. Darlington Pairs are available in a single package with just three leads, like one transistor in integrated form. ## Disadvantages : We have assumed that the *h*-parameters of both the transistor are identical. But in practice it is difficult to make out. **h**-parameters depend upon the operating point of $Q_1$ and $Q_2$ . Since the emitter current of transistor $Q_1$ is the base current for transistor $Q_2$ , the value of $|I_{eq}>> I_{eq}$ - 1. The quiescent or operating conditions of both the transistor will be different. $h_{fe}$ value will be small for the transistor $Q_f$ . $\therefore$ $h_{fe} = (I_f/I_f) A_{bg}$ is less CDIL make CIL997 is a transistor of Darlington Pair Configuration with $h_{fe} = 1000$ . - The second drawback is leakage current of the P<sup>t</sup> transistor Q<sub>1</sub> which is amplified by the second transistor Q<sub>2</sub> (∵ I<sub>v1</sub> = I<sub>b2</sub>). Hence overall leakage current is more. Leakage Current is the current that flows in the circuit with no external hias voltages applied - (a) The k-parameters for both the transistors will not be the same. - (b) Leakage Current is more. - (b) Darlington transistor pairs in single package are available with $h_{\rm p}$ as high as 30,000 ## 6.15 BOOT STRAPPED DARLINGTON CIRCUIT The maximum input resistance of a practical Darlington Circuit is only 2 M $\Omega$ . Higher input resistance cannot be achieved because of the biasing resistors $R_1$ , $R_2$ etc. They come in parallel, with $R_1$ of the transistors and thus reduce the value of $R_i$ . The maximum value of $R_i$ is only $\frac{1}{h_{ob}}$ since, $h_{ob}$ is the resistance between base and collector. The input resistance can be increased greatly by bnot strapping, the Darlington Circuit through the addition of $C_n$ between the first collector $C_1$ and emitter $B_n$ . What is Boot Strapping? Fig 6.54 Equivalent circuit. Fig. 6.55 In Fig. 6.60, V is an AC signal generator, supplying current I to R. Therefore, the input resistance of the circuit as seen by the generator is $R_i = \frac{V}{L} = R$ itself. Now suppose, the bottom end of R is not at ground potential but at higher potential i.e. another voltage source of KV (K<1), is connected between the bottom end of R and ground. Now the input resistance of the circuit is (Fig. 6.55). $$R'_{ij} = \frac{V}{I} \qquad I'_{ij} = \frac{\left(V - KV\right)}{R}$$ or $$R_{ij} = \frac{VR}{(1 - K)} = \frac{R}{I} \frac{R}{K}$$ If can be increased by increasing V. When V increases KV also increases. K is constant. Therefore the potential at the two ends of R will increase by the same amount, K is less than I, therefore R $\geq$ R. Now if K = I, there is no current flowing through R (So V - KV there is no potential difference). So the input resistance $R_i = \pi$ . Both the top and bottom of the resistor terminals are at the same potential. This is called as the Boxits Strapping method which increases the input resistance of a circuit. If the potential at one end of the resistance changes, the other end of R also moves through the same potential difference. It is as if R is pulling itself up by its boot straps. For c.c amplifiers $A_{\nu} \leq 1 \pm 0.095$ . So R, can be made very large by this technique $K = A_{\nu} \pm 1$ . If we pull the boot with both the edges of the strap (wire) the boot lifts up. Here also, if the potential at one end of R is changed, the voltage at the other end also changes or the potential level of $R_{\nu}$ rises, as if it is being pulled up from both the ends. For Common Collector Amplifier, $$\mathbf{R}_i = \frac{\mathbf{h}_{io}}{1 \cdot \mathbf{A}_{v}} : \mathbf{A}_{v} \circ \mathbf{L}$$ Therefore, Ry can be made large it it is of the same form as $$R_i = \frac{R}{1 - K}$$ In the circuit shown in Fig. 6.56, capacitor $C_{\phi}$ is connected between $C_1$ and $E_2$ . If the input signal changes by $V_{\phi}$ , then $E_2$ changes by $A_{\phi}$ , $V_{\phi}$ (assuming the resistance of $C_{\phi}$ is negligible) Therefore, $\frac{1}{h_{ob}}$ is now effectively increased to $\frac{1}{h_{ob}(1-Av)} \cong 400 M\Omega$ Fig 6.56 Boot strap circuit. ### A.C. EQUIVALENT CIRCUIT: The input resistance $$R_{j} = \frac{V_{j}}{l_{bl}} \ge h_{fe_{j}} \ln_{fe_{j}} R_{e}$$ If we take $h_{ie}$ as 50, $R_e = 4K\Omega$ , we get $R_i$ as $10M\Omega$ . If a transistor with $h_{ie} = 100$ is taken, $R_i$ will be much larger. The value of $X_{C_0}$ is chosen such that at the lower frequencies, under consideration $X_{C_0}$ is a virtual short circuit. If the collector $C_1$ changes by certain potential, $E_2$ also changes by the same amount. So $C_1$ and $E_2$ are boot strapped. There is $\frac{1}{h_{ob}}$ between $B_1$ and $C_1$ . $$R_{eff} = \frac{1}{h_{eb}(I - A_{\nu})}$$ Direct short circuit is not done between $C_1$ and $E_2$ . Since, DC condition will change, $X_{C_0}$ is a short only for AC signals and not for DC. Fig 6.57 A.C. Equivalent circuit. #### 6.16 THE CASCODE TRANSISTOR CONFIGURATION The circuit is shown in Fig. 6.58. This transistor configuration consists of a Common Emitter Stage in series with a Common Base Stage. The collector current of transistor $Q_1$ equals the emitter current of $Q_2$ . Fig 6.58 CASCODE Amplifier (C.E., C.B configuration). The transistor $Q_1$ is in Common Emitter Configuration and transistor $Q_2$ is in Common Base Configuration. Let us consider the input impedance $(h_{11})$ etc., output admittance $(h_{22})$ i.e. the h - parameters of the entire circuit in terms of the k - parameters of the two transistors # INPUT IMPEDANCE (has) $$h_{11} = Input Z = \left| \frac{V_3}{I_1} \right|_{V_1 = 1}$$ If $V_2$ is made equal to 0, the net impedance for the transistor $Q_1$ is only $h_{th_2}$ . But $h_{th_2}$ for a transistor in common emitter configuration is very small $\varphi(20)$ . We can conclude that the collectur of $Q_1$ is effectively short circuited. When $V_2 = 0$ , $C_2$ is shorted. Therefore, $h_{i2} = h_{ib_2}$ . But $h_{ib_2}$ is very small. Therefore $C_1$ is virtually shorted to the ground. $$h_i = |\mathbf{h}_{ic}|$$ # SHORT CIRCUIT CORREST GAIN (h, 1) $$\begin{aligned} h_{21} &= \frac{1_{\frac{1}{2}}}{1} \Big|_{A_{2,\frac{1}{2},0}} \\ h_{21} &= \frac{1_{\frac{1}{2}}}{1} = \frac{1}{I_1} \times \frac{I_2}{I'} \Big|_{A_{2,\frac{1}{2},0}} \\ &= \frac{I'}{I_1} = h_{1e} \quad \text{ since, } I = I_{C_1}, I_1 = I_{C_2} \\ &= h_{1h}, \text{ since, } I = I_{2e}, I_2 = I_{C_2} \\ &= h_{1e}, h_{1e}, h_{1e}, \\ &= h_{1e} + h_{1e} + h_{1e}, \\ &= h_{1e} + h_{1e} + h_{1e}, \\ &= h_{1e} + h_{1e} + h_{1e}, \\ &= h_{1e} + h_{1e} + h_{1e}, \\ &= h_{1e} + h_{1$$ # OUTPUT CONDUCTANCE (han) Output Conductance with input open circuited, for the entire circuit is, $$|h_{22} = \frac{|I_2|}{|V_3|}\Big|_{I_1 \to I_2}$$ when $I_1=0$ , the output resistance of the transistor $Q_1$ is $\frac{1}{b_{\rm rec}} \cong 40 \text{ K}\Omega$ . (Since $Q_1$ is in Common Emitter configuration and $h_{\rm rec}$ is defined with $I_1=0$ ). $$\frac{1}{\lambda_{m}} \simeq 40 \text{K}\Omega$$ is the source resistance for $Q_2/Q_2$ is in Common Base Configuration. What is the value of $R_n$ of the transistor $|Q_2|$ with $R_n \equiv |40k|$ It is $\pm 1/h_{ab}$ itself. Since, $h_{\rm eff}$ is very large, we can say that $\Gamma_1=0$ . Or between $E_2$ and ground there is intimte impedance. Therefore, output conductance of the entire circuit is $h_{27} + h_{\rm ab}$ . # REVERSE VOLUME GAIN (h 12) $$\begin{split} h_{12} &= \left. \frac{V_1}{V_2} \right|_{1 = 1, m} \\ &= \left. \frac{V_1}{V_1'} \times \frac{V_1'}{V_2'} \right|_{1_1 = 0} \\ &\left. \frac{V_1}{V_1'} \right|_{1_1' = 0} = \left. h_{re}, \frac{V_1'}{V_2} = h_{re} \end{split}$$ (Since, Q2 is in Common Base configuration) $$\begin{array}{lll} \mathbf{h}_{12} = \mathbf{h}_{1e} \ \mathbf{h}_{rb}, \\ \mathbf{h}_{re} = 10^{-4} & \mathbf{h}_{re} = 10^{-4} & \mathbf{h}_{12} \ \text{is very small} \\ \mathbf{h}_{1} = \mathbf{h}_{11} \geq \mathbf{h}_{1e}, & \text{Typical value} = 1.1 \text{k}\Omega \\ \mathbf{h}_{2} = \mathbf{h}_{21} \geq \mathbf{h}_{8e} & \text{Typical value} = 50 \\ \mathbf{h}_{3} = \mathbf{h}_{22} \geq \mathbf{h}_{ab} & \text{Typical value} = -0.49 \ \text{tt A/V} \ \text{m} \\ \mathbf{h}_{r} = \mathbf{h}_{12} \geq \mathbf{h}_{re} \ \mathbf{h}_{rb}, \text{Typical value} = 7 \times 10^{-8}. \end{array}$$ Therefore, for a CASCODE Transistor Configuration, its input Z is equal to that of a single Common Emitter Transistor ( $h_{ic}$ ). Its Current Gain is equal to that of a single Common Base Transistor ( $h_{ic}$ ). Its output resistance is equal to that of a single Common Base Transistor ( $h_{ic}$ ). The neverse voltage gain is very very small, i.e., there is no link between $V_i$ (input voltage) and $V_2$ (output voltage). In otherwords, there is negligible internal feedback in the case of caseode amphifier. A CASCODE Transistor Circuit acts tike a single stage C.E. Transistor (Since $h_{ic}$ and $h_{ic}$ are same) with negligible internal feedback (... $h_{ic}$ is very small) and very small output conductance, (... $h_{ic}$ ) or large output resistance (... $2M\Omega$ ) equal to that of a Common Base Stage). The above values are correct, if we make the assumption that hob $R_1 \le 0.1$ or $R_1$ is $\le 200$ K. This will not affect the values of $h_i$ , $h_i$ , $h_i$ , $h_i$ of the CASCODE Transistor, since, the value of $h_i$ is very very small. CASCODE Amplifier will have - Very Large Voltage Gain - 2. Large Current Gain ( h<sub>b</sub>.). - 3. Very High Output Resistance #### Problem 6.8 Find the voltage gains $A_{v_0}$ , $A_{v_1}$ and $A_{v_2}$ of the amplifier shown in Fig. 6.59. Assume Fig 6.59 For Problem 6.6. and #### Solution The second transistor $Q_2$ is in Common Collector Configuration $Q_1$ is in Common Emitter Configuration. It is convenient if we start with the H stage, ## II Stage : $$h_{ce},\,R_{L_2}=\,10^{-9}\times5\times10^3=5\times10^{-5}<0.4.$$ Therefore, $b_{oe} R_{L_2}$ is < 0.1, approximate analysis can be made. Rigorous Expressions of C.C. and C.B Configuration need not be used. $$R_{12} = h_{16} + (1 + h_{6})R_{12}$$ = 1K\O + (1 + 50) 5K\O = 256 K\O. Av<sub>2</sub> is the expression for Voltage Gain of the transistor in Common Collector Configuration in terms of Common Emitter *h-parameters* is, $$A_{V_2} = 1 - \frac{k_{ir}}{R_{i_2}}$$ = $1 - \frac{1k\Omega}{256k\Omega} = 1 - 0.0039 = 0.996$ ## I Stage : $$\begin{split} R_{L_{\parallel}} &= 10 K \parallel R_{t_2} = 10 k \parallel 256 k \Omega = 9.36 \ k \Omega, \\ h_{oc} : R_{L_{\parallel}} &\leq 0.1, \quad \text{Approximate equation can be used} \\ A_{f_{\parallel}} &= -50 \cdot (h_{f_0}) \ , \\ R_{t_{\parallel}} &= h_{g_0} = 1 k \Omega. \end{split}$$ $$\begin{split} A_{v_1} &= -hfe, \ \frac{R_{L_1}}{h_{ie}} = \frac{-50 \times 9.63 k}{1 k \Omega} = +481.5 \\ &= \left(A_1.\frac{R_{11}}{R_1}\right) \\ &= \left(A_2.\frac{R_{11}}{R_1}\right) \end{split}$$ Overall Voltage Gain = $A_{v_1}.A_{v_2} = -482 \times 0.996 = -480$ . $$A_{xx} = A_y \times \frac{R_S}{R_S + h_{xx}} = A_y \times \frac{lk\Omega}{2k} = -240.$$ ## 6.17 THE IFET LOW FREQUENCY EQUIVALENT CIRCUITS ## 6.17.1 COMMON SOURCE AMPLIFIER Capacitance and DC voltages are shorted. FET is replaced by its small signal model so the equivalent circuit is as shown in Fig. 6.60. Fig 6.60 C.S amplifier. $\begin{aligned} \mathbf{I_d} &\doteq \mathsf{AC} \text{ drain current} \\ \mathbf{r_d} &\equiv \mathsf{drain resistance} \\ \mathbf{V_L} &\equiv \mathbf{I_d} \times (\mathbf{r_d} \mid : |\mathbf{R_L}|) \\ &\equiv \mathbf{I_d} \times \left[ \frac{\mathbf{r_d} \mid \mathbf{R_L}}{\mathbf{r_d} \mid : |\mathbf{R_L}|} \right] \end{aligned}$ But $I_{\rm d} = -g_{\rm m} V_{\rm s}$ (The value of the current source) $$\boldsymbol{V}_{0} = -\boldsymbol{g}_{m} \cdot \boldsymbol{V}_{1} \left\{ \frac{\boldsymbol{r}_{0} * \boldsymbol{R}_{1}}{\boldsymbol{r}_{0} * \boldsymbol{R}_{0}} \right\}$$ . Voltage = Av $$- \frac{V_0}{V_1}$$ $$= \frac{-g_m.r_d.R_1}{rd + R_1}$$ $$\begin{array}{ll} \text{But} & & r_d >> R_L \\ \therefore & & r_d + R_1 \equiv r_d \\ \therefore & & \text{Av} \simeq \frac{-g_m, r_3, R_L}{r_d} \\ & & \text{Av} \equiv -g_m \cdot R_L \end{array}$$ For a FFT, $$Y_b$$ = forward transfer admittance in C.S. configuration = $g_m$ $Y_{128}$ = Out put admittance in C.S configuration = $\frac{1}{r_0}$ At low frequencies, $Z_0 = r_g \parallel R_1$ $$\leq R_L = - \otimes r_a$$ is large. At high frequencies $r_d$ and $R_t$ are shunted by $C_{g_s}$ . $$Z_0 = R_0 \text{ if } X_{ds}$$ $X_{ds} = \frac{1}{2\pi f C_{as}}$ At low frequencies, input impedance $$Z_i \in \mathbb{R}_G \cup \mathbb{R}_{GS}$$ But $R_{i,s}$ is a very large value. Therefore $Z_i\sim R_{i,s}$ At high frequencies, the input capacitance shorting $R_{\rm U}$ becomes effective. The actual capacitance presented to an input signal is amplified by the Miller effect. $$C_{m} = C_{gs} + (1 + Av) \cdot C_{gd}$$ where $$A_{v} = \text{critical voltage gain } g_{m} \cdot (R_{t} \parallel rd)]$$ $$C_{m} = C_{gs} + [1 + g_{m} \cdot (R_{t} \parallel r_{d})] \cdot C_{gd}$$ ## 6.17.2 COMMON DRAIN AMPLIFIERS (C.D) This is also known as *source follower*. This is FET equivalent of emitter follower or common collectors transister amplifier circuit. Fig 6.61 Common drain circuit. $V_{ii}$ is not the same as $V_{iis}$ . S is not at ground partial. $$\begin{aligned} \mathbf{V}_{G} &= \mathbf{V}_{GS} + \mathbf{V}_{R_{I}} \\ &= \mathbf{V}_{GS} + \mathbf{I}_{D} \cdot \mathbf{R}_{I} \end{aligned}$$ If the input increases by TV, output also increases by TV. So, there is no phase-shift and voltage gam = 1. Fig 6.62 CD amplifier. $$\begin{split} \mathbf{V}_{o} &= \mathbf{I}_{O} + (r_{c} - R_{c}) \\ &+ \mathbf{I}_{D} + \frac{i}{r_{d}} \frac{r_{d} \times R_{d}}{R_{d}} \frac{1}{2} \\ \mathbf{I}_{D} &= \mathbf{g}_{m} \times \mathbf{V}_{gs} \\ \mathbf{V}_{ds} &= (\mathbf{V}_{i} - \mathbf{V}_{o}) \\ \mathbf{I}_{D} &= \mathbf{g}_{m} \left( \mathbf{V}_{i} - \mathbf{V}_{o} \right) \\ &+ \mathbf{from the circust} \\ \mathbf{V}_{o} &= \mathbf{g}_{m} \left( \mathbf{V}_{i} - \mathbf{V}_{o} \right) + \frac{r_{d} \times R_{d}}{r_{d} \times R_{d}} \end{split}$$ Solving for $V_0$ $$\begin{split} & V_{o}\left(r_{d}+R_{L}\right)\equiv g_{r_{0}}\cdot V_{r_{0}}, r_{d}\cdot R_{L}+g_{p_{0}}\cdot V_{0}r_{d}\cdot R_{L}\\ & V_{o}(r_{d}+R_{L}+g_{m}r_{d}\cdot R_{L})+g_{m}\cdot V_{r_{0}}\cdot r_{d}\cdot R_{L}\\ & V_{o}\equiv g_{m}\cdot V_{r_{0}}\cdot \left\{\frac{r_{d}\cdot R_{L}}{r_{d}+R_{L}+g_{m}r_{d}\cdot R_{L}}\right\} \end{split}$$ . Voltage gain $$A_{\nu} \equiv \frac{V_{d}}{V_{r}}$$ $$A_{v} = g_{in} \cdot \frac{r_{d} \cdot R_{i}}{r_{d} + R_{i} + g_{m} \cdot r_{d} \cdot R_{i}}$$ If $g_{+} : r_{d} : R_{1} >> \overline{(r_{d} + R_{1})_{i} A_{i} \pm 1}$ $Z_0$ : $$V_{n} = g_{m} - V_{i} : \frac{r_{c}.R_{i,i}}{r_{d} - R_{i,i} + g_{m}r_{d}.R_{i}}$$ $\mathbf{g}_{\pm}\mathbf{V}_{a}$ is output current proportional to $\mathbf{V}_{a}$ and, $$Z_0 = \frac{(r_0 R_1)}{r_0 - R_1 - g_m r_n R_1}$$ ۲. $$\begin{split} Z_n &= \frac{r_d \cdot R_{1-1}}{r_d + R_{1-1}(1 + g_m r_c)} \\ &= \frac{\left[r_d / 1 + g_m r_d\right] R_1}{\left[\left(r_d / 1 + g_m r_d\right)\right] + R_1} \\ &= R_L + \frac{r_d}{1 + g_m r_d} \frac{r_d}{r_d} \\ Z_n &\simeq R_{1-1} + \frac{1}{g_m} \frac{r_d}{r_d} \end{split}$$ **Z**, : $$Z_i = R_i \parallel R_i$$ $C_{p!}$ is in parallel with $Z_i$ # 6.17.3 COMMON GATE FET AMPLIPIER CIRCUIT (C.G.) The circuit is shown in Fig. 6.63. $_{\pm\, V_{DB}}$ Fig 6.63 Common gate circuit. Fig 6.64 C.G configuration. $$\begin{split} V_0 &= I_D * (r_0), R_L) \\ &= I_D : \left\{ \begin{matrix} r_0 \cdot R_L \\ r_0 \cdot R_L \end{matrix} \right\} \end{split}$$ ∴. $$\begin{split} &I_{D} = g_{m} : V_{gs} = g_{m} : V_{i} \\ &V_{0} \simeq g_{m} : V_{i} \times \frac{r_{d} : R_{D}}{r_{d} + R_{D}} \\ &\text{voltage gain} = \boxed{A_{v} - \frac{V_{0}}{V_{i}} = \frac{g_{di} : r_{d} : R_{D}}{r_{d} + R_{D}}} \\ &Z_{0} = R_{2} \parallel r_{d} \cong R_{D} \\ &I_{D} = g_{m} : V_{gs} = g_{m} : V_{s} \\ &Z_{i} = \frac{V_{i}}{I_{D}} = \frac{1}{g_{m}} \; . \end{split}$$ This is the input impedance of the device. The circuit input impedance is, $\frac{1}{g_m} | R_S$ . ### 6.18 COMPARISON OF FET AND BJT CHARACTERISTICS From construction point of view triode is similar to BJT (Transistor). Cathode E; B → Grid; Anode → collector. But from characteristics point of view pentode is similar to a BJT. - In FET and pentode current is due to one type of carriers only. In pentode it is only due to electrons. But in BJT it is due to both electron and holes. - In FET pinch off occurs and current remains constant. But no such channel closing in Transistor and Pentode. - 3. As T increases, I<sub>CO</sub> increases, so I in a BJT increases. But in FET, as temperature increases, 'µ' decreases. So I<sub>D</sub> decreases. In pentode, also as temperature increases, I increases. But it is less sensitive compared to a transistor or FET. As I<sub>B</sub> decreases I<sub>C</sub> decreases in a transistor. As V<sub>GS</sub> decreases, I<sub>D</sub> decreases in FET. As V<sub>comrot and</sub> increases I<sub>G</sub> decreases in pentode. Fig 6.66 - FFT and pentode are voltage dependent devices. Transistor is current dependent - 6. $r_0$ of FET is very large, M $\Omega$ , $r_c$ of transistor is less (in $k\Omega$ ). - Breakdown occurs in FET and BIT for small voltages 50, 60V etc. But in pentode it is much higher. 8. ### 6.19 R. C. COUPLED AMPLIFIER The circuit is as shown in Fig. 6.68 In the A.C. equivalent circuit, the collector output of the transistor (BJT) is coupled to the output point $V_0$ through a resistor (R) and capacitor (C). $R_L$ and $C_0$ are the coupling elements. So it is called R-C coupled amplifier. Fig 6.68 R.C coupled amplifier circuit. $R_{\rm p}, R_{\rm p}$ and $R_{\rm C}, R_{\rm L}$ are biasing resistors. It is a self-bias circuit. The operating point 'Q' is located at the centre of the active region of the transistor characteristics. $V_{\rm CE}$ will be about $V_{\rm CC}/2$ , typically 5 to 7 V. $V_{\rm BE}$ must be 0.5 V for silicon transistor. $I_{\rm B}$ will be about 100 $\mu A$ and $I_{\rm C}$ , 5 mA. These are the proper bias conditions, $R_{\rm S}$ is the source resistance of the input A.C. source. If an external resistance is connected on the input side, it is to limit the input A.C. voltage so that the BJT is not damaged due to excess input current. $C_{\rm B}$ is the blocking capacitor. It blocks D.C. components present in the A.C. source, so that the D.D. biasing provided is not changed, $C_c$ is the coupling capacitor, to couple the amplified A.C signal at the collector of the transistor to the output point $V_0$ $R_L$ is emitter resistor to provide hissing, so that $V_{BG} - V_{EG} = V_{BC} = 0.5$ to 0.6 V for silicon transistor, $R_C$ is collector resistor to limit the collector current from $V_{CC}$ to protect the transistor, $C_L$ is emitter by pass capacitor. It by passes A.C signal, so that A.C signal does not pass through $R_C$ , $C_L$ is chosen such that $X_{CE} - \frac{1}{10} R_{E}$ , at the lower cut off frequency $f_1$ , $X_{CE}$ will be any way smaller than $R_E$ . The A.C equivalent circuit is as shown in Fig. 6.69. Fig 6.69 A.C equivalent circuit. Frequency Response is a plot between frequency and voltage gain. Voltage gain is measured in decibels I decibel = $$\frac{1}{10}$$ bel. - $10 \log \frac{P_0}{P_i}$ $P_0 = \frac{V_0^2}{R}$ ; $P_1 = \frac{V_0^2}{R}$ ; Gain = $10 \log \frac{V_0^2}{V_i^2} \frac{V_0^2}{R} = 20 \log \left(\frac{V_0}{V_i}\right) db$ As the frequency of the input signal varies, gain of the amplifier also varies, because of the variation of the reactance of capacitors with frequency. At high frequencies, capacitance associated with BJT also must be considered. $f_1$ or $f_1$ is called Lower out off frequency or Lower half power point or Lower 3db frequency $(f_2 - f_1)$ is called Bandwidth. $f_1$ and $f_2$ are chosen such that the gain at these frequencies is $\sqrt{2}$ or 0.707 of the maximum gain value. At $f_1$ and $f_2$ , output power is half of the maximum value. Because at these frequencies voltage is $$\frac{V_m}{\sqrt{2}}$$ . So contput power is $\frac{V^2}{R} = \left(\frac{V_m}{\sqrt{2}}\right)^2 \left[R + \frac{V_m^2}{2R} + P_{max} = \frac{V_m^2}{R} \right]$ . So $f_1$ and $f_2$ are called as half power points. At $f_1$ and $f_2$ , $P_0=\frac{P_{max}}{2}$ . In decibels it is $20\log\left(\frac{1}{2}\right) \simeq 3$ db. $f_0|f_1$ and $f_2$ are also called as 3 db points. ### FREQUENCY RESPONSE The graph of voltage gain versus frequency is as shown in Fig.6.70. Fig 6.70 Frequency response. initially as frequency increases, capacitance reactance due to $C_b$ , $\alpha_{Cb} = \frac{1}{2\pi i C_b}$ decreases. So the drop across it also decreases and hence net input at the base of transistor increases and so $V_0$ increases. Hence $A_V = \frac{V_0}{V_0}$ also increases. In the mid frequency range, $X_{Ch}$ is almost a short circuit, since its reactance decreases with increasing frequency. In the low frequency range, $X_{CC} = \frac{1}{2\pi i C_C}$ is open circuit (in the A.C equivalent circuit). In the mid frequency range, the capacitance reactances of both $C_{\rm b}$ and $C_{\rm c}$ are negligible. So the net change with frequency, remains constant as shown in the figure. As the frequency is further increased, capacitance reactance due to $C_{\rm c}$ decreases. Hence $V_{\rm c}$ decreases because, $V_{\rm c}$ is taken across $C_{\rm c}$ . So as frequency increases, $V_{\rm c}$ decreases and hence $A_{\rm c}$ decreases. So the shape of the curve is as shown in the Fig. 6.70. Expression $$A_V(M.F) = \frac{-hf_eR_L}{R_s + h_e}$$ $$f_1 \simeq \frac{1}{2\pi C_eR_e}$$ $$f_2 \simeq \frac{1}{\pi C_eR_e}$$ #### PHASE RESPONSE Phase shift between V<sub>0</sub> and V<sub>1</sub> varies as shown in Fig. 6.71. Fig 6.71 Phase response. # 6.2♦ CONCEPT OF f<sub>m</sub>, f<sub>8</sub> AND f<sub>T</sub> In order to obtain some idea of a transistor's high frequency capability and what transistor to choose for a given application, we examine how transistor's CE short-circuit forward-current gain varies with frequency. When $R_1 \equiv 0$ , the approximate high-frequency equivalent circuit is drawn below. Fig 6.72 Approximate high-frequency circuit. The current gain, $$A_{j} = \frac{I_{j,j}}{I_{j}} = \frac{-g_{m}V_{b'c}}{I_{j}}$$ $$I_{j} = V_{b'c}(g_{b'c} - V_{b'c}(j_{bc})(C_{bc} + C_{b'c}))$$ $$A_{j} = \frac{-g_{m}V_{b'c}}{V_{b'c}(g_{b'c} + f_{b'c})} = \frac{-g_{m}}{g_{b'c}} + \frac{-g_{m}}{j_{bb}(C_{b'c} + C_{b'c})}$$ $$\forall gb'c = \frac{g_{m}}{h_{fc}}$$ $$A_{j} = \frac{-g_{m}h_{gc}}{g_{m} + j2\pi f(C_{b'c} + C_{b'c})h_{gc}}$$ $$= \frac{-g_{m}h_{gc}}{I_{j} + j2\pi f(C_{b'c} + C_{b'c})} = \frac{-h_{fc}}{I_{j} + j2\pi f(C_{b'c} + C_{b'c})}$$ $$\left[ \cdots f_{b'c} \frac{h_{fc}}{g_{m}} \right]$$ $$A_{j} = \frac{-h_{fc}}{I_{j} + j(f_{gc})}$$ Where $$f_{j} = \frac{-1}{2\pi e_{j}(C_{b'c} + C_{b'c})}$$ he = CE small signal short-circuit current gain. # $\beta$ Cut-off Frequency $f_{\beta}^{-1}$ : The ' $\beta$ ' cut-off frequency $f_{\beta}$ , also referred as $f_{\text{life}}$ , is the CE short-circuit small-signal forward-current transfer ratio cutoff frequency. It is the frequency at which a transistors CE short-circuit current gain drops 0.707 from its value at low frequency. Hence, $f_{\beta}$ represents the maximum attainable bandwidth for current gain of a CE amplifier with a given transistor. ## a Cm-off Frequency 'f',' : A transistor used in the CB connection has a much higher 3-dB frequency. The expression for the current gain by considering approximate high frequency circuit of the CB with output shorted is given by $$A_{1} = \frac{f_{2}}{f_{1}} = \frac{-h_{g_{3}}}{1 + j\left(\frac{f}{f_{2}}\right)}$$ Where $$f_{2} = \frac{1}{2\pi i_{h_{1}}} \frac{1}{(1 + h_{1h})C_{h_{1}}} = \frac{h_{g_{3}}}{2\pi} \frac{h_{g_{3}}}{r_{2g}C_{h_{1}}}$$ $$f_{2} = \frac{h_{g}f_{3}(C_{h_{2}} + C_{h_{1}})}{C_{h_{2}}}$$ $f_{\alpha}$ is the alpha cutoff frequency at which the CB short-circuit small-signal forward current transfer ratio drops 0.707 from its TKHZ value #### Gain Bandwidth Product : Although $f_n$ and $f_k$ are useful indications of the high-frequency capability of a transistor, are even more important characteristics as $f_n$ . The $f_1$ is defined as the frequency at which the short-circuit CE current gain has a magnitude of unity. The $f_T$ is lies in between $f_R$ and $f_\alpha$ . $$|A_i| = \frac{h_{f_0}}{\sqrt{1+\left(f/f_{\beta}\right)^2}}$$ at $$f \leq f_0, |A_i| = 1, \left(\frac{f_0}{f_{\beta}}\right)^2 >> 1,$$ we obtain $$\frac{f_0 / |f_{\beta}| = h_{f_0}}{|f_0| = h_{f_0}|f_{\beta}|}$$ $f_T$ is the product of the low frequency gain, $h_{f_C}$ , and CF, handwidth $f_{f_C}$ , $f_T$ is also the product of the low frequency gain, $h_{f_C}$ , and the CH bandwidth, $f_{f_C}$ , i.e $f_T = h_{f_C}$ . The value of $f_T$ ranges from LMHz for audio transistors upto 1GHZ for high frequency transistors. The following Fig. 6.73 indicates how short-circuit current gains for CH and CB connections vary with frequency. ## SUMMARY - Hybrid Parameters are h parameters, so called because the units of the four parameters are different. These are used to represent the equivalent circuit of a transistor - The h parameters and their typical values, in Common Emitter Configuration are. $$\mathbf{h}_{\rm id} = 500 \,\Omega; \quad \mathbf{h}_{\rm re} = 1.5 \times 10^{-4}; \quad \mathbf{h}_{\rm ide} = 6 \,\mu\Omega; \quad \mathbf{h}_{\rm fe} = 250;$$ - The second subscript denotes the configuration. similarly b and c represent Common Base and Cummon Collector Configurations. - The Transistor Amplifier Circuit Analysis can be done, using h-parameters, replacing the transistor by h-parameter equivalent. - Expressions for Voltage Gain A<sub>V</sub>. Current Gain A<sub>V</sub> Input Resistance R<sub>ij</sub>. Output Resistance R<sub>ij</sub> etc., can be derived in terms of h-parameters. - r<sub>bb</sub>, is called the base spread resistance. It is the resistance between the fiction base terminal B1 and the outside base terminal B. | • | C.E. Amplifier circuit characteristics are : | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | (a) Low to moderate $R_i$ (300 $\Omega$ = 5 $k\Omega$ ) | | | (b) Moderately high $R_{\rm H}$ (100 k $\Omega$ = 800 k $\Omega$ ) | | | (c) Large current amplification | | | (d) Large voltage amplification | | | (c) Large power gain | | | (f) (80° phase shift between $V_{_{\rm I}}$ and $V_{_{\rm II}}$ | | • | For C.B. amplifier : | | | Low R <sub>i</sub> , High R <sub>0</sub> , $A_i \le 1$ , $A_y \ge 1$ , No phase inversion, Moderate $A_{\phi}$ | | • | For C.C. samplifier, | | | High $R_p$ Low $R_0$ , Large $A_p$ , $A_V \le 1$ . Low $A_p$ | | • | In Darlington pair circuit, the two BJTs are in C.C. configuration. The characteristics are : | | | High $R_p$ Large $A_p$ Very low $R_0$ , $A_p \le 1$ | | • | In CASCODE amplifier configuration, one BJT in C.E. configuration is in so ries with another BJT amplifier in C.B. configuration. Its characteristics are, | | | Very large $\mathbf{A}_{\nu}$ , Large $\mathbf{A}_{\mathbf{j}}$ and thigh $\mathbf{R}_{\mathbf{j}}$ . | | • | In the case of R-C coupled amplifier, the output is coupled to the load through R and C, hence the name. The lower cut-off frequency $f_1$ is also called lowe 3-db point or lower half power point. The upper cut-off frequency $f_2$ is also called upper 3-db point or upper half power frequency. In the low frequency range and high frequency range, the gain decreases. In the mid frequency range, the gain remains constant, $(f_j - f_1)$ is called Band width. | | | OBJECTIVE TYPE QUESTIONS | | 1. | The units of h-parameters are | | 2. | h-parameters are named as hybrid parameters because | | 3. | The general equations governing h-parameters are | | | v <sub>1</sub> = | | 4. | The parameter h <sub>re</sub> is defined as h <sub>re</sub> = | | \$. | h-parameters are valid in the frequency range. | | 6. | Typical values of h-parameters in Common Emitter Configuration are | | _ | | | 7, | The units of the parameter h are | | 8. | Conversion Efficiency of an amplifier circuit is | | 9. | Expression for current gain A <sub>1</sub> in terms of h <sub>16</sub> and h <sub>16</sub> are A <sub>1</sub> ~ | 10. In the case of transistor in Common Emitter Configuration, as $\mathbf{R}_{\mathbf{c}}$ increases, 11. R<sub>.</sub> ..... . 12. Current Gain A, of BJT in Common Emitter Configuration is high when R, is 13. 14. Current Gain A, in Common Base Configuration is ....... 15. Among the three transistor amplifier configurations, large output resistance is in ....... configuration. 16. Highest current gain, under identical conditions is obtained in ...... transister amplifier configuration. 17. C C Configuration is also known as .......................... ..... circuit. 18. Interms of he, current gain in Darlington Pair circuit is approximately L9. 20. Compared to Common Emitter Configuration R, of Darlington piar circuit is 21. In CASCODE amplifier, the transistors are in ............... configuration. 22. ### ESSAY TYPE QUESTIONS - Write the general equations in terms of h-parameters for a BIT in Common. ١. Base Amplifiers configuration and define the h-parameters. - 2. Convert the h-parameters in Common Base Configuration to Common Emitter Configuration, deriving the necessary equations. - 3. Compare the transistor (BJT) amplifiers circuits in the three configurations. with the help of h-parameters values. - 4. Draw the h-parameter equivalent circuits for Transistor amplifiers in the three configurations. - With the help of necessary equations, discuss the variations of $A_a$ , $A_a R_i R_{co} A_s$ 5. with R<sub>s</sub> and R<sub>s</sub> in Common Emitter Configuration - Discuss the Transistor Amplifier characteristics in Common Base Configura-6. tion and their variation with R<sub>e</sub> and R, with the help of equations. - 7. Compare the characteristics of Transistor Amplifiers in the three configurations. - Draw the circuit for Darlington piar and derive the expressions for $A_{\nu}A_{\infty}R_{\nu}$ and $R_{\nu}$ . 8 - 9. Draw the circuit for CASCODE Amplifier, Explain its working, obtaining overall values of the circuit for h, h, h, and h, different units for all parameters dimension less $(b_1 - b_{22} = \frac{I_2}{I_1} | I_1 + 0$ (d) $h_{22} = \frac{1}{V_1} \Big| 1_1 = 0$ For OC only upto 1 M Hz Base fictions resistance (c) (a) (0) (e) The h-parameters bave (a) $\mathbf{h}_{22} = \frac{\mathbf{l}_1}{\mathbf{l}_2} \cdot \mathbf{l}_1 = 0$ (e) $h_{22} = 12.11$ R.F. Typical value of h\_ls do not have units Audio frequency range 4. By definition the expression for har is, Base spread resistance Same units for all parameters 2. The expression defining the h-parameter h,, is, 3. b - Parameters are valid over a ..... frequency range # MULTIPLE CHOICE QUESTIONS (b) 4d) $(\mathfrak{h})$ $(\mathbf{d})$ (a) $=\frac{\partial I_c}{\partial I_{0,l_0+\delta}}$ (b) $=\frac{\partial I_c}{\partial V_0}\Big|_{0=0}$ (c) $=\frac{\partial V_0}{\partial I_c}\Big|_{0=0}$ (d) $=\frac{\partial I_0}{\partial V_0}\Big|_{0=0}$ | | (a) | -O 48 | (b) | -101 | (c) | + 2.3 | | (d) 26.6 | Ω | | |-----|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|----------------------|---------------------------------------|--------------------------------------------------|-------------------------------------|------------|-----------------------------------------------------------------|-----------|--| | 6. | T'he | expression fo | or b <sub>le</sub> i | aterms of b | <sub>fb</sub> and b <sub>i</sub> | <sub>b</sub> is, h <sub>ie</sub> ≃ | | | | | | | (a) | $h_{\kappa} = \frac{h_{1b}}{1-h_{\bullet}}$ | <b>(b)</b> | հ <sub>ւն</sub><br>1-1չ <sub>ւն</sub> | (c) | | (d) | $\frac{h_{d_1}}{1-h_{d_2}}$ | | | | 7. | | ratio of AC<br>ve device as | | | | he load to | ibe DC | input po# | er Io the | | | | (a) | conversion | <b>(b)</b> | Rectification | эл η (c) | power η | (d) | unilisation | factor | | | 8. | . The general expression for ${\bf A_l}$ interms of ${\bf b_l}$ ${\bf b_s}$ and ${\bf Z_l}$ is ${\bf A_l}$ = | | | | | | | | | | | | (a) | $\frac{h_{i_1}}{1 + h_{i_1} Z_{i_1}}$ | (b) | <b>ի</b> լ<br>I + հեչ Հլ | (e) | $\frac{h_3}{1-h_1}Z_1$ | (d) | $\frac{1}{1-h_e Z_L}$ | | | | 9. | Exp | ression for A | va in te | rms of A <sub>3</sub> , | $\mathbf{R}_{s}, \mathbf{Z}_{1}, \mathbf{Z}_{2}$ | . Z <sub>o</sub> is | | | | | | | (a) | $\frac{A_1}{R_2 + Z_1}$ | (b) | $\frac{\Delta_1}{R_s}\cdot Z_t$ | (c) | $\frac{Z_{i,i}}{R_{i,j} + Z_{i,j}}$ | (d) | $\frac{A_1}{R_2} \frac{Z_{\underline{k}}}{+ Z_{\underline{k}}}$ | | | | 10. | In the case of BJT, the resistance between fictions base terminal ${\bf B}'$ and outside base terminal ${\bf B}$ is, called | | | | | | | | | | | | (a) | Base resista | ance | | (b) | Base drive | e resistan | ice | | | (**d**) | П. | In large signal analysis of amplifiers | | | | | | | | | | | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------|------------------|-----------------------|-------|------------------------------------------------|-------|-----------------|-------|--| | | <ul> <li>(a) The swing of the input signal is over a wide range around the operating poin</li> <li>(b) Operating point swimgs over large range</li> <li>(c) stability factor is large</li> <li>(d) power dissipation is large</li> </ul> | | | | | | | | | oint. | | | 12. | The units of the parameter hoe | | | | | | | | | | | | | (a) | | (b) | Ω | | (c) | constant | (d) V | /-A | | | | 13. | Typical value of hre is | | | | | | | | | | | | | (a) | 10 <sup>-4</sup> V/A | (b) | 10-4 | | (c) | 10 <sup>-6</sup> A/V | (d) | 10 <sup>4</sup> | | | | 14. | CASCODE transistor amplifier configuration consists of | | | | | | | | | | | | | | | | | | | CE-CC stages<br>CB-CC stages | | | | | | 15. | For CASCODE amplifier, on the input side, the amplifier stage is in | | | | | | | | | | | | | (a)<br>(c) | C.B configuration<br>emitor follower | | | | | C.C. configuration C.E. configuration | | | | | | 16. | CASCODE amplifier characteristics are | | | | | | | | | | | | | <ul> <li>(a) Low voltage gain, large current are</li> <li>(b) Low voltage gain, low current gain</li> <li>(c) large voltage gain, large current gain, high output resistance</li> <li>(d) Large current gain, Large voltage gain Low putput resistance</li> </ul> | | | | | | | | | | | | 17. | Characteristics of Darlington circuit are typical values | | | | | | | | | | | | | (a) $R_i = M\Omega$ , $A_i = 10 \text{ k}$ , $R_c = M\Omega$ , $A_V = 100$<br>(b) $R_i = M\Omega$ , $A_i = 10 \text{ k}$ , $R_c = 10\Omega$ , $A_V < 1$<br>(c) $R_i = 10\Omega$ , $A_i = 1$ , $R_0 = 10\Omega$ , $A_V < 1$<br>(d) $R_i = M\Omega$ , $A_j = 1$ , $R_0 = 10\Omega$ , $A_V < 1$ | | | | | | | | | | | | 18. | The disadvantage of Darlington pair circuit is | | | | | | | | | | | | | (a)<br>(a) | | | | | | low output resistance<br>high input resistance | | | | | | 19. | Compared to C.C. configuration, Darlington pair circuit has | | | | | | | | | | | | | (a)<br>(c) | · · · · · · · · · · · · · · · · · · · | | | | | low voltage gain<br>lurge p output resistance | | | | | | 20. | [n <b>ւ</b> և | e case of Da | rlingto | n circuit | , A <sub>1</sub> is : | appro | ximately | | | | | | | | 2 h <sub>fe</sub> | | 4 ի <sub>ն</sub> | • | (c) h | | (d) | $(h_{te})^2$ | | | # Specifications of Amplifiers # Typical Values Parameters: Type of Amplifier : Audio / Typical Values / Power / RF / Video 2. Frequency Range : 15 Hzs - 100 KHzs 3. Output Power : 200 mW Voltage gain : 20 db Current gain : 100 6. Power gain : 9 7. Input impedance : $10 \text{ k}\Omega$ 5 pf 8. Output impedance : 500Ω 1 pf 9. Band width : 100 KHzs # Feedback Amplifiers # In this Chapter, - The concept of Feedback is introduced. - Effect of negative feedback on amplifier characteristics is explained. Necessary equations are derived. - Voltage series and shunt amplifiers, current series and shunt amplifier circuits are given. ### 7.1 FEEDBACK AMPLIFIERS Any system whether it is electrical, mechanical, hydraulic or pneumatic may be considered to have at least one input and one output. If the system is to perform smoothly, we must be able to measure or control output. If the input is 10mV, gain of the amplifier is 100, output will be 1V. If the input deviates to 9mV or 11mV, output will be 0.9 V or 1.1V. So there is no control over the output. But by introducing feedback between the output and input, there can be control over the output. If the input is increased, it can be made to increase by having a link between the output and input. By providing feedback, the input can be made to depend on output. One example is, the temperature of a furnace. Suppose, inside the furnance, the temperature should be limited to 1000 °C. If power is supplied on, continuously, the furnace may get over heated. Therefore we must have a thermocouple, which can measure the temperature. When the output of the thermocouple, reaches a value corresponding to 1000 °C, a relay should operate which will switch off the power supply to the furnace. Then after sometime, the temperature may come down below 1000 °C. Then again another relay should operate, to switch on the power. Thus the thermocouple and relay system provides the feedback between input and output. Another example is traffic light. If the timings of red, green and yellow lights are fixed, on one side of the road even if very few vehicles are there, the green light will be on for sometime. On the other hand, if the traffic is very heavy on the other side of the road, still if the green lamp glows for the same period, the traffic will not be cleared. So in the ideal case, the timings of the red and green lamps must be proportional to the traffic on the road. If a traffic policeman is placed, he provides the feedback. Another example is, our human mind and eyes. If we go to a library, our eyes will search for the book which we need and indicates to the mind. We take the book, which we need. If our eyes are closed, we can't choose the book we need. So eyes will provide the feedback. # Basic definitions Ideally an amplifier should reproduce the input signal, with change in magnitude and with or without change in phase. But some of the short comings of the amplifier circuit are - Change in the value of the gain due to variation in supplying voltage, temperature or due to components. - Distortion in wave-form due to non linearities in the operating characters of the amplifying device. - The amplifier may introduce noise (undesired signals) The above drawbacks can be minimizing if we introduce feedback ### 7.2 CLASSIFICATION OF AMPLIFIERS Amplifiers can be classified broadly as, - Voltage amplifiers. - 2. Current amplifiers. - 3. Transconductance amplifiers. - Transresistance amplifiers. This classification is with respect to the input and output impedances relative to the load and source impedances. ### 7.2.1 VOLTAGE AMPLIFIER This circuit is a 2-port network and it represents an amplifier (see in Fig. 7.1). Suppose R, >> Rs. drop across Rs is very small. Fig 7.1 Equivalent circuit of voltage amplifiers. $$\label{eq:continuous_problem} \begin{split} &\triangle & V_{\nu \cong} V_{N}, \\ &\text{Similarly, if } R_{L} \geq \geq R_{O_{N}} V_{O_{C}} A_{V}, V_{o}, \\ &\text{But } V_{\nu} \sim V_{N} \\ &\triangle & V_{O} \simeq A_{V}, V_{o}. \end{split}$$ Output voltage is proportional to input voltage. The constant of proportionality $A_V$ doesn't depend on the impedances. (Source or lead). Such a gircuit is called as *Yoltage Amplifier*. Therefore, for ideal voltage amplifier $$R_{t} = x_{t}$$ $$R_{tt} = 0.$$ $$A_{V} = \frac{V_{t}}{V_{t}}$$ $$R_{t} = x_{t}.$$ svith $A_V$ represents the open circuit voltage gain. For ideal voltage amplifier, output voltage is proportional to input voltage and the constant of proportionality is independent of $R_S$ or $R_L$ . ### 7.2.2 CERRENT AMPLIFIER An ideal current amplifier is one which gives output current proportional to input current and the proportionality factor is independent of $R_{\rm S}$ and $R_{\rm L}$ . The equivalent circuit of current amplifier is shown in Fig.7.2. Fig 7.2 Current amplifier. For ideal Current Amplifier, $$\begin{aligned} R_i &= 0 \\ R_O &= \infty \ . \\ R_i &= 0, \ I_S - I_i \ . \\ & : \qquad \qquad R_O &= \infty \ . \\ I_L &= I_O = A_i \ I_i = A_i \ I_S . \\ & : \qquad \qquad A_I &= \frac{I_L}{I_i} \ \ \text{with} \ R_L &= 0 . \end{aligned}$$ A<sub>l</sub> represents the short circuit current amplification. ### 7.2.3 TRANSCONDUCTANCE AMPLIFIER Ideal Transconductance amplifier supplies output current which is proportional to input voltage independently of the magnitude of $R_{\rm S}$ and $R_{\rm L}$ . Ideal Transconductance amplifier will have $$R_i = \infty$$ . $R_O = \infty$ . In the equivalent circuit, on the input side, it is the Thevenins' equivalent circuit. A voltage source comes in series with resistance. On the output side, it is Norton's equivalent circuit with a current source in parallel with resistance. (See Fig. 7.3). Fig 7.3 Equivalent circuit of Transconductance amplifier. ### 7.2.4 TRANS RESISTANCE AMPLIFIER It gives output voltage $V_0$ proportional to $I_s$ , independent of $R_s \propto R_L$ . For *ideal amplifiers* $R_s = 0$ , $R_0 = 0$ Fig 7.4 Trans resistance amplifier. Norton equivalent circuit on the R<sub>1</sub> input side. Thevenins' equivalent circuit on the output side. ### 7.3 FEEDBACK CONCEPT A sampling network samples the output voltage or current and this signal is applied to the input through a feedback two port network. The block diagram representation is as shown in Fig. 7.5. ### GENERALIZED BLOCK SCHEMATIC Fig 7.5 Block diagram of feedback network. ### Signal Source It can be a voltage source V<sub>s</sub> or a current source I<sub>s</sub> ### FEEDBACK NETWORK It is a passive two port network. It may contain resistors, capacitors or inductors. But usually a resistance is used as the feedback element. Here the output current is sampled and feedback. The feedback network is connected in series with the output. This is called as *Current Sampling or Loop Sampling*. A voltage feedback is distinguished in this way from current feedback. For voltage feedback, the feedback element (resistor) will be in parallel with the output. For current feedback the element will be in series. ### COMPARATOR OR MIXER NETWORK This is usually a differential amplifier if has two inputs and gives a single output which is the difference of the two inputs V = Output voltage of the basic amplifier before sampling [see the block diagram of feedback] $V_i = Input voltage to the basic amplifier$ $A_V = Voltage amplification = V/V_1$ $A_l = Current amplification = M_t$ **G**<sub>M</sub> = Transconductance of basic amplifier = I/V; $R_{V}$ = Transresistance = V/I. ٠. All those four quantities, $A_v$ , $A_b$ , $G_M$ and $R_M$ represent the transfer gains (Though $G_M$ and $R_M$ are not actually gains) of the basic amplifier without feedback. So the symbol 'A' is used to represent these quantities. A<sub>f</sub> is used to represent the ratio of the output to the input with feedback. This is called as the transfer gain of the amplifier with feedback. $$A_{VI} = \frac{V_o}{V_c}$$ $$A_{II} = \frac{I_o}{I_c}$$ $$G_{MI} = \frac{I_o}{V_c}$$ $$R_{MI} = \frac{V_o}{I_c}$$ Feedback amplifiers are classified as shown below. Feedback Factor. $\beta = \frac{V_f}{V_n}$ (This $\beta$ is different from $\beta$ used in BJTs ) $(\beta) (A) (-1) = -\beta A$ # Loop guin / Return Ratio = 1 is due to phase-shift of 180° between input and output in Common Emitter Amplifier. Since $Sin(180^\circ) = -1$ . Return difference D = 1 - foop gain negative sign is because it is the difference $D = 1 - (-\beta A)$ $D = 1 + \beta A$ . # Types of Feedback How to determine the type of feedback? Whether current or voltage? If the feedback signal is proportional to voltage, it is *Voltage Feedback*. If the feedback signal is proportional to current, it is Current Feedback. ### Conditions to be satisfied - Japat signal is transmitted to the output through amplifier A and not through feedback network (). - 2 The feedback signal is transmitted to the input through feedback network and not through amplifier. - 3. The reverse transmission factor $\beta$ is independent of $R_s$ and $R_L$ . ### 7.4 TYPES OF FEEDBACK Feedback means a portion of the output of the amplifier circuit is sent back or given back or feedback at the appurterminals. By this mechanism the characteristics of the amplifier circuit can be charged. Hence feedback is emptoyed in circuits. There are two types of feedback - 1. Positive Feedback - 2. Negative Feedback Negative feedback is also called as *degenerative feedback*. Because in negative feedback, the feedback signal opposes the input signal. So it is called as degenerative feedback. But there are many advantages with negative feedback. # Advantages of Negative Fredback - Input impedance can be increased. - Output impedance can be decreased. - 3 Transfer gain A<sub>f</sub> can be stabilized against variations in h-parameter of the transistor with temperature etc. - i.e. stability is improved - 4. Bandwidth is increased - Linearity of operation is improved. - Distortion is reduced. - Noise reduces. # 7.5 EFFECT OF NEGATIVE FEEDBACK ON TRANSFER GAIN Fig. 7.6 Block schematic for negative feedback. $$\begin{aligned} A_{\nu} &= \frac{V_{n}}{V_{n}} \\ A_{\nu} &= \left[ V_{n} / V_{n} \right] \\ V &= V_{n} \cdot \left[ \beta V_{n} \right] \end{aligned}$$ $$\begin{split} &V_o \in A_v \left( V_t - \beta | V_o \right) \\ &V_o = A_v, \ V_t - A_v + \beta | V_o \\ &V_o \left( 1 + \beta | A_v \right) \cap A_v | V_t \\ &A_{v1} = \frac{V_o}{V_t} = \frac{A_v}{1 + \beta A_v} \end{split}$$ ### 7.5.1 Rediction in Gain $$A_{v} = \frac{A_{v}}{1 - \beta A_{v}}$$ (for positive feedback) A<sub>v</sub> = Voltage gain without feedback. (Open loop gain). If the feedback is negative, $\beta$ is negative. $$A_{\rm iv} = \frac{A_{\rm v}}{1 \cdot \left(-\beta.A_{\rm v}\right)}$$ For negative feedback $\mathbf{A}'_{\mathbf{V}} = \frac{\mathbf{A}_{\mathbf{V}}}{1 + \beta \mathbf{A}_{\mathbf{V}}}$ Denominator is $\geq 1$ , $A_{\rm V} \leq A_{\rm V}$ .: There is reduction in gain. ### 7.5.2 INCREASE IN BANDWIDTH If. f<sub>1</sub> is upper cutoff frequency. f<sub>2</sub> is lower cut off frequency. f is any frequency. Expression for A<sub>3</sub> (voltage gain at any frequency f ) is, $$A_{v} = \frac{A_{v}\left(\text{mid}\right)}{1 + j_{v} \frac{f}{f_{w}}} \qquad \dots (1)$$ $A_{\nu}$ (mid) = Mid frequency gain $$A_{s} = \frac{A_{s} \text{ (mid)}}{1 + \beta A_{s}}$$ for negative feedback. ....(2) Substituting equation (1) in (2) for $A_V$ , $$A_{v} = \frac{A_{v}(\text{mid})/1 + j_{v} \frac{f_{v}}{f_{H}}}{1 + \beta \left[\frac{A_{v} \text{mid}}{1 + j_{v} / f_{H}}\right]} \quad \text{(for negative Feedback, } \beta \text{ is } V_{c})$$ $$A_{v} = \frac{A_{v} \left(\text{mid}\right) \left[1 + j f\right]}{1 + j f + \beta \left[A_{v} \text{ mid}\right]}$$ $$= \frac{A_{v} \left(\text{mid}\right)}{f_{H} + j f + \beta A_{vmA} \cdot f_{H}}$$ $$A_{v}' = \frac{A_{v} \left(\text{mid}\right) / 1 + \beta A_{v} \left(\text{mid}\right)}{1 + \frac{1}{f_{H}} \left[1 + \beta A_{v} \left(\text{mid}\right)\right]} \qquad ....(3)$$ Equation (3) can be written as. $$A_{\mathbf{v}}^{-1} = \frac{A_{\mathbf{v}}^{+} \cdot (mid)}{1 + \iint_{\mathbf{R}}$$ Where $$A_{v} :_{(mid)} = \frac{A_{v}(mid)}{1 + \beta_{v} A_{v}(mid)}$$ bma $$f_{\rm H}^{-1} = f_{\rm H} \left( 1 + \beta_{\rm v} \, \Lambda_{\rm v, similar} \right)$$ $\odot$ $\beta$ is negative for negative feedback, $f_{\rm H}^{'} \geq f_{\rm H}$ . :. Negative feedback, increases bandwidth. Similarly, $$f_{i,j}' = \frac{f_{i,j}}{1 + \beta_{i,j} A_{*(inid)}}$$ $A_{i,j} = \frac{A_{*(inid)}}{1 - j \left(\frac{f_{i,j}}{f}\right)}$ or $$\mathbf{A}_{\mathbf{v}}^{-1} = \frac{\mathbf{A}_{\mathbf{V}} \underbrace{\mathbf{hod}}_{l} f \mathbf{t} + \beta \mathbf{A}_{\mathbf{V}(\mathbf{rod})}}{1 + \beta \underbrace{\frac{f_{l}}{f_{l}} \underbrace{\mathbf{v}(\mathbf{rod})}_{l}}_{l}}$$ $$\mathbf{A_s}^* = \frac{\mathbf{A_V}}{1 + \mathbf{j}} \int_{\mathbf{L}}^{\mathbf{L}}$$ ### 7.5.3 Reputation in Distortion Suppose, the amplifier, in addition to voltage amplification is also producing distortion D. $$V_0 = A_a \cdot V_a + D$$ Where, $$V_a = V_a^{-1} - \beta_a \cdot V_0 \quad \text{(for negative feedback)}$$ $$V_b^{-1} = V_a - \beta_b \cdot V_0 \quad \text{ and } \beta_b \text{ is negative for negative feedback,}$$ $$V_{ab}^{-1} = A_a \cdot \left[ V_a (-\beta_a \cdot V_a) \right] + D$$ $$V_o \left[ I + A_V \cdot \beta_V \right] = V_i A_V + D$$ $$V_o = \frac{V_i A_i}{(I + A_V \cdot \beta_V)} + \frac{D}{(I + \beta_V A_V)}$$ For negative feedback, $\beta$ is negative therefore denominator is $\geq 1$ ... The distortion in the output is reduced. $$= \frac{D}{1 + \beta_s A_s} \text{ is } \le D.$$ The physical explanation is, suppose the input is pure sinusoidal wave. There is distortion in the output as shown, in Fig. 7.7. (b) Output with distortion (without negative feedback) Fig 7.7 Now, if a part of the distorted output is fed back to the input, so as to oppose the input, the feedback signal and input will be out of phase. So the new input $V_s$ will have distortion introduced unit, because of mixing of distorted $V_f$ with pure $V_s$ . So the distortion in the output will be reduced because, the distortion introduced in the input cancels the distortion produced by the amplifier. Because these two distortions are out of phase. The feedback signal cancels the distortion produced by the amplifier. Therefore these two are out of phase ### 7.5.4 FEEDBACK TO IMPROVE SENSITIVITY Suppose an amplifier of gain $A_i$ is required. Build an amplifier of gain $A2 = DA_i$ in which D is large. Feedback is now introduced to divide the gain by D. Sensitivity is improved by the same factor D, because both gain and instability are divided by D. The stability will be improved by the same factor. # 7.5.5 FREQUENCY DISTORTION $$A_{f} = \frac{A}{1 + \beta A}$$ If the feedback network does not contain reactive elements. The overall gain is not a function of frequency. So frequency duration is less. If $\beta$ depends upon frequency, with negative feedback, Q factor will be high. ### 7.5.6 BAND WIDTH It increases with negative Feedback ( as shown in Fig.7.2) $$f_1^{-1} \le f_{f_1}, f_2^{-1} \ge f_2$$ $$BW^+ = (f_1' - f_2') : BW^- = (f_2 - f_1')$$ $$f_1 = \frac{f}{1 + \beta A_{ab}}, f_2' = f_2/(1 + \beta A_{ab}) - BW^+ \ge BW$$ $$BW^- = f_2 - f_1 = f_2$$ $$(BW)_1 = f_2' - f_2' + f_2'$$ $$(BW)_1 = (1 + \beta A_{ab}) BW$$ Fig 7.8 Frequency Response with and without negative feedback. Fig 7.9 Feedback network. ### 7.5.7 Sensitivity of Transistor Gain Due to aging, temperature effect etc., on circuit capacitance, transistor or FET, stability of the amplifier will be affected Fractional change in amplification with feedback divided by the fractional change without feedback is called *Sensitivity* of Transistor. $$= \frac{\begin{vmatrix} dA_f \\ A_f \end{vmatrix}}{\begin{vmatrix} dA_f \\ A_f \end{vmatrix}}$$ $$A_f = \frac{A}{1 + \beta A}$$ Differentiating, $$\frac{dA_f}{A_f} = \frac{1}{|\mathbf{l} + \beta \mathbf{A}|} \frac{|\mathbf{d} \mathbf{A}|}{|\mathbf{A}|}$$ $$\therefore \text{ Sensitivity, } = \frac{1}{1 + \beta \mathbf{A}}$$ Reciprocal of sensitivity is **Densitivity** $\mathbf{D} = (1 + \beta \mathbf{A})$ . ### 7.5.8 REDUCTION OF NOVELNEAR DISTORTION Suppose the input signal contains second harmonic and its value is B<sub>3</sub> before feedback. Hecause of feedback. $B_{2f}$ appears at the output. So positive $\beta B_{2f}$ is fed to the input. It is amplified to $-A\beta B_{2f}$ . $$\pi$$ . Output with two terms $B_2 + A \beta B_2 f$ . $$B_{2} - A\beta B_{2} f = B_{2f}$$ or $$B_{2f} = \frac{B_{2}}{1 + B_{2f}} M B_{2f} \leq B_{2}$$ OF So it is reduced. ### 7.5.9 REDUCTION OF NOISE Let N be noise constant without feedback and $N_p$ with feedback. $N_p$ is fed to the input and its value is βN<sub>p</sub>, It is amplified to βAN<sub>p</sub>. $$N_F = \frac{N - \beta A N_F}{N_F (1 + \beta A) - N}$$ as $$N_F = \frac{N}{1 + \beta A}$$ $N_e \le N$ . Noise is reduced with negative feedback. ### TRANSFER GAIN WITH FEEDBACK Consider the generalized feedback amplifier shown in Fig 7.10. Fig. 7.10 The basic amplifier shown may be a voltage amplifier or current amplifier, transconductance or transresistance amphifrer. The four different types of feedback amplifiers are, - Voltage series feedback. - 2. Voltage shunt feedback. - 3. Current series feedback - 4. Current short feedback. X<sub>i</sub> = Input signal. X = Output signal. X, = feedback signal. X<sub>a</sub> = Difference signal [Difference between the input signal and the feedback signal). $\beta$ = Reverse transmission factor or feedback factor = $X_1 / X_2$ . The feedback network can be a simple resistor. The mixer can be a difference amplifier. The output of the mixer is the difference between the input signal and the feedback signal. $$\mathbf{X}_{a} = \mathbf{X}_{c} + \mathbf{X}_{r} = \mathbf{X}_{c}$$ X<sub>a</sub> is also called as error or comparison signal. $$\beta = \frac{X_f}{X_m}$$ It is often a pusitive or negative real number. This $\beta$ should not be confused with the $\beta$ of a transistor $\frac{1_C}{1_B}$ Transfer gain $$A = \frac{X_a}{X_a} = \frac{X_a}{X_d}$$ $$X_i = X_a$$ ....(1) Gain with feedback $A_i = \frac{X_{ij}}{X_{ij}}$ But $$X_{3} = X_{5} - X_{6} = X_{6}$$ .....(2) $$\beta = \frac{X_f}{X_n} \qquad ....(3)$$ From (2), $X_a = X_5 - X_r$ Substitute (2) in (1). $$\therefore A = \frac{X_{11}}{X_3 - X_4}$$ Dividing Numerator and Denominator by X., $$A = \frac{X_0/X_0}{1-\frac{X_0}{X_0}} \quad \cdot \quad \frac{-X_0/X_0}{1-\frac{X_0}{X_0}\frac{X_0}{X_0}}.$$ We know that $$X_i \in X_i = A_i$$ : $\frac{X_i}{X_j} = \beta$ . $$A = \frac{A_i}{(1 - \beta_i A_i)}$$ or $$A = \beta_i A_i \cdot A = A_i$$ $$A = A_i \cdot (1 + \beta_i A)$$ $$A_i = \frac{A}{1 + \beta_i A}$$ $$A_i = \text{gain with feedback.}$$ $$A = \text{transfer easign without feedback.}$$ A = transfer gain without feedback. If $|A_d| \le A$ the feedback is called as negative or degenerative, feedback If $|A_d| \ge |A_l|$ the feedback is called as positive or regenerative, feedback ### 7.6.1 LOOP GAIN In the block diagram of the feedback amplifier, the signal $X_i$ which is the output of the comparator passes through the amplifier with gain A. So it is multiplied by A. Then it passes through a feedback network and hence gets multiplied by $\beta_i$ and in the comparator it gets multiplied by A. In the process we have started from the input and after passing through the amplifier and feedback network, completed the loop. So the total product $A\beta_i$ . In order that series feedback is most effective, the circuit should be driven from a constant voltage source whose internal resistance R<sub>c</sub> is small compared to R<sub>c</sub> of the amplifier. If R<sub>c</sub> is very large, compared with R<sub>c</sub>,V<sub>c</sub> will be modified not by V<sub>c</sub> hot because of the drop across R<sub>c</sub> itself. So effect of V<sub>c</sub> will not be there. Therefore for series feedback, the voltage source should have less resistance. (See Fig.7.11). Fig 7.11 Series feedback. In order that shant feedback is most effective, the amplifier should be driven from a constant current source whose resistance $R_i$ is very high $(|R_i| >> |R_i|)$ . Fig 7.12 Current shunt feedback. If the resistance of the source is very small, the feedback current will pass through the source and not through R<sub>x</sub>. So the change in V will be nominal. Therefore the source resistance should be large and hence a current source should be used If the feedback current is same as the output current, then it is series derived feedback. When the feedback is shart derived, output voltage is simultaneously present across $R_i$ and across the input to the feedback. So in this case $V_i$ is proportional to $V_i$ . Fig 7.13 Series derived feedback. An amplifier with shant derived negative Feedback increases the output resistance. When the feedback is series derived. It remains constant, so R<sub>i</sub> increase. Similarly if the feedback signal is **shunt fed** it reduces the input resistance. Fig. 7.14 (a) Shunt derived feedback. If it is *series fed*, it increases the output resistance. Therefore $I_c$ remains constant, even through $V_c$ increases, so $R_c$ increases. #### Return Ratio $\beta A$ = Product of feedback factor $\beta$ and amplification factor A is called as **Return Ratio Return Difference** (D) The difference between unity (1) and return ratio is called as Return difference. $$\mathbf{D} = 1 + (-\beta \mathbf{A}) = 1 + \beta \mathbf{A}.$$ Amount of feedback introduced is expressed in decibels $$= N \log \left(\frac{A^*}{A}\right) N = 20 \log \left|\frac{A_{|f|}}{A}\right| = 20 \log \left|\frac{1}{1 + A\beta}\right|$$ If feedback is negative N will be negative because A ' < A. ### 7.7 CLASSIFACTION OF FEEDBACK AMPLIFIERS There are four types of feedback, - Voltage series feedback. - Voltage shunt feedback, - 3. Current shunt feedback. - 4. Current series feedback. # Voltage Series Feedback Feedback signal is taken across $R_i$ proportional to $V_i$ . So it is voltage feedback, $V_i$ is coming in series with $V_i$ So it is Voltage series feedback. (See Fig.7.14). Fig 7.14 Schematic for voltage series feedback. (a) Voltage shunt Feedback (b) Current Shunt Feedback (c) Current Series Feedback Fig 7,15 # Improvement of Stability with Feedback Stability means, the stability of the voltage gain. The voltage gain must have a stable value, with frequency. Let the change in $A_i$ is represented by $S_i$ . $$\frac{dA_{x}}{A_{x}} = S\left(\frac{dA_{x}^{'}}{A_{y}^{'}}\right) + \left[S + \frac{\left(\frac{dA_{x}^{'}}{A_{y}^{'}}\right)}{\left(\frac{dA_{x}^{'}}{A_{x}^{'}}\right)}\right]$$ $$A_{x}^{*} = \frac{V_{0}}{V_{S}} \text{ (for negative feedback)}$$ $$A_{\infty}^{*} = \frac{A_{\mathbf{V}}}{1 + A_{\mathbf{V}} \hat{\mathbf{p}}_{1}}$$ Differentiating with respect to $$A_v$$ , $\frac{dA_v}{A_v} = \frac{\left(1 + \beta A_v\right) - A_v\left(+\beta\right)}{\left(1 + \beta A_v\right)^2} = \frac{1}{\left(1 + A_v\beta\right)^2}$ Dividing by $A_x$ on both sides, of $\frac{dA_x^2}{dA_x^2} = \frac{1}{(1 + \beta A_x^2)^2}$ . $$\frac{dA_{|V|}}{A_{|V|}}\frac{dA_{|V|}}{dA_{|V|}} := \frac{1}{\left(1+\beta A_{|V|}\right)} \cdot \frac{1}{A_{|V|}}.$$ But $$A_{\infty}^{*} \simeq \frac{A_{\infty}^{*}}{1+\beta A_{\infty}} \text{ and } \frac{dA_{\infty}}{A_{\infty}^{*}} = S^{*} \frac{dA_{\infty}}{A_{\infty}} = S$$ $$S = \frac{dA_{|V|}^2}{dA_{|V|}} - \frac{1}{\left(1 + \beta A_{|V|}\right)^2}$$ $$S = \frac{dA_v}{\left(1 + \beta A_v\right)}$$ For negative Feedback, $\beta$ is negative... desorminator $\geq 1$ . i.e., variation in A., or % change in A. is less with -negative feedback. Stability is good. # 7.8 EFFECT OF FEEDBACK ON INPUT RESISTANCE ### 7.8.1 INPUT RESISTANCE WITH SHENT FEEDBACK With feedback $\begin{aligned} R_{a} &\doteq \frac{V_{i}}{I_{k}} \\ I_{i} &= \beta_{i} I_{a}, & \left[ \nabla \beta_{i} - \frac{I_{i}}{I_{c}} \right] \\ I &= I_{i} + \beta_{i} I_{c} \end{aligned}$ $$\begin{split} R_{ij} &= \frac{V_{ij}}{1 + \beta_{ij} I_{ij}} \\ I_{ij} &= A_{ij} I_{ij} \\ R_{ij}^{T} &= \frac{V_{ij}}{1 + \beta_{ij} A_{ij} I_{ij}} \\ R_{ij} &= \frac{V_{ij}}{1 + \beta_{ij} A_{ij}} \\ \left[ R_{ij} = \frac{R_{ij}}{\left( i + \beta_{ij} A_{ij} \right)} \right] \end{split}$$ # : Input resistance decreases with shunt feedback. If the feedback signal is taken across $R_i$ , it is $\alpha | V_i$ or so it is **Voltage feedback**. If the Geofback signal is taken in series with the output terminals, feedback signal is proportional to $I_{\rm in}$ . So it is *current feedback*. If the feedback signal is in series with the input, it is series feedback. If the feedback signal is in shant with the input, it is shunt feedback. # EXPRESSION FOR R. WITH CURRENT SHUNT FEEDBACK $A_1$ – Shunt circuit current gain of the BJT $A_1$ – practical current gain $I_0$ , $I_1$ Fig. 7.16 Current shant feedback. $A_i$ represents the Short circuit current gain taking $R_{\chi}$ into accounts, and $$\begin{split} I_{s} &= I_{i} - I_{j} + \beta I_{0} \\ I_{0} &= \frac{A_{i}R_{ij}I_{i}}{R_{ij} + R_{1i}} - A_{j}I_{i} \qquad \forall \quad Let \quad A_{j} = \frac{A_{i}R_{0j}}{R_{ij} + R_{1j}} \\ A_{j} &= \frac{I_{0}}{I_{i}} - \frac{A_{j}R_{i}}{R_{i} - R_{i}} - (I_{j} + I_{j}) \\ I_{s} - I_{j} + \beta I_{0} - I_{i} \left( I + \beta I_{j} \right) &= I_{i} (I - \beta I_{i}) \\ R_{ij} - V_{i} I_{s} - R_{j} - V_{i} I_{j} \\ \hline \left( R_{ij} - \frac{V_{i}}{(I + \beta A_{1})I} - \frac{R_{i}}{I + \beta A_{j}} \right) \end{split}$$ for shunt feedback the input resistance decreases #### 7.8.2 INPUT IMPEDANCE WITH SERIES FEFORACK $$V_i = V_i + \beta V_i$$ (in general case). For negative feedback, [3 is negative $$V_{i} = \frac{V_{i}^{T}}{(1 + \beta A)}$$ $$\frac{V_{i}}{T_{i}} = \frac{V_{i}}{T_{i}(1 - \beta \overline{A})}$$ In general, R<sub>i</sub> increases, $\begin{aligned} V_i = V_i + \beta_i V_o \\ V_i = V_i + \beta_i A_i V_i \end{aligned} & & & & \textit{Fig. 7.17. Feedback network.} \\ V_i = V_i + \beta_i A_i V_i \end{aligned} & & & & & & & & & & & & & & & & \\ V_i = V_i (1+\beta_i A_i) & & & & & & & & & & & & & & & & \\ \end{aligned}$ But V = I R $$\nabla_{i} = (1 + \beta A) R I_{i}$$ $$\frac{V_{i}^{*}}{I_{i}} = \text{Input Z scen by the source} = R_{i} (1 + \beta A)$$ $$\therefore \qquad R_{i} = R_{i} (1 + \beta A)$$ # Expression for R<sub>1</sub> with Voltage Series Fredback In this circuit A<sub>c</sub> represents the open circuit voltage gain taking R<sub>c</sub> into account. (see Fig. 7.18). $$\begin{split} A_{v} &= \frac{V_{v}}{V_{i}} = \frac{A_{v}R_{i}}{R_{n} + R_{i}} \\ \frac{V_{s} - I_{c}R_{i} + \beta \cdot V_{0}}{I_{c}} \\ &= \frac{V_{x}}{I_{c}} = R_{i} + \frac{\beta_{c}V_{x}}{I_{c}} = R_{i} \left(1 + \frac{\beta_{c}V_{n,c}}{I_{c} \times R_{i}}\right) \\ &= R_{if} = R_{i} \left(1 + \beta_{c}\frac{V_{o}}{V_{i}}\right) = R_{i} \left(1 + \beta_{c}A_{w}\right) \end{split}$$ Ay - voltage gain, without feedback for series foodback input resistance increases # 7.9 EFFECT OF NEGATIVE FEEDBACK ON R<sub>o</sub> Voltage feedback (series or shunt) R<sub>i</sub> decreases Current feedback (series or shunt) R<sub>a</sub> increases. Series feedback (voltage or carrent) R<sub>i</sub> increases. Shunt feedback (voltage or current) R, decreases. ### OUTPUT RESISTANCE Negative feedback tends to decrease the input resistances. Feeding the voltage back to the input in a degenerative manner is to cause lesser increase in $V_{\rm p}$ . Hence the output voltage tends to remain constant as $R_{\rm p}$ changes because output resistance with feedback. $R_{\rm pl} << R_{\rm pl}$ . Negative feedback, which samples the output current will tend to hold the output current constant. Hence an output current source is created ( $R_{\rm fif} >> R_{\rm f}$ ). So this type of connection increases output resistance. For voltage sampling $R_{nr} \le R_{nr}$ For current feedback $R_{nr} \ge R_{nr}$ ### 7.9.1 VOLTAGE SERIES FEEDBACK Expression for $R_{\rm eff}$ looking into output terminals with $R_{\rm r}$ disconnected, $R_0$ is determined by impressing voltage 'V' at the output terminals or messing 'I', with input $R_{\rm set}$ terminals shorted. Disconnect $R_1$ . To find $R_{ab}$ remove external signal (set $V_a \approx 0$ , or $I_a = 0$ ) Let R<sub>L</sub> = ∞. Impress a voltage V across the output terminals and calculate the current [ delivered by V. Then, $R_{\rm cr} = V | I$ . $$\begin{split} & + \frac{V_0 - A_{X_0} V_1}{R_0} = \frac{V_0 + \beta A_1 V}{R_0} \\ & = 0 \\ & V_0 = \text{output voltage} \\ & V_1 = -\beta_X \\ & = 0, V_0 = -V_0 = -\beta_V \\ & = 0, V_0 = -V_0 = -\beta_V \end{split}$$ Hence, $$& R_{\text{of}} = \frac{V_0}{T} = \frac{R_0}{T - 3A} + -$$ This expression is excluding $R_{\rm L}$ . If we consider $R_{\rm L}$ also $R_{\rm ot}$ is in parallel with $R_{\rm L}$ $$\begin{split} R_{of} &= \frac{R_{of}}{R_{of}} \frac{R_1}{R_1} &= \text{Substitute the I-value of } R_{of} \\ R_{of} &= \frac{\frac{1 - R_{of}}{1 + B A_{of}} \times R_{of}}{\frac{R_{of}}{1 + B A_{of}} - R_1} = \frac{R_{of} R_1}{R_{of} - R_1 + B A_{of} R_1}. \end{split}$$ ### 7.9.2 CURRENT SHUNT FREDBACK Fig. 7.20 Block schematic for current shunt feedback amplifier. $R_{n\ell}^{-1}$ includes $R_{L}$ as part of the amplifier. $$R_{nr} = \frac{R_{nf} R_L}{R_n + R_L}$$ $$= \frac{R_o (1 + \beta A_s) R_L}{R_o (1 + \beta A_s) + R_L}$$ $$= \frac{R_o R_1}{R_o + R_L} \times \frac{1 + \beta A_1}{\frac{1 + \beta A_1 R_2}{R_n + R_L}}$$ $$A_1 = \frac{I_o}{I_s} = \frac{A_s R_o}{R_o + R_L}$$ $$R_o = \frac{R_o R_L}{R_o + R_L}$$ $$R_n = R_o \frac{1 + \beta A_s}{1 + \beta A_1}$$ $$R_1 = \infty$$ $$A_1 = 0, R_0 = R_0$$ $$R_o = R_0 \frac{1 + \beta A_s}{1 + \beta A_s}$$ ### Problem 7.1 The following information is available for the generalized feedback network. Open loop voltage amplification $(A_{\perp}) = -100$ . Input voltage to the system $(V_{\perp}) = 1$ mV. Determine the closed loop voltage amplification, the output voltage, feedback voltage, input voltage to the amplifier, and type of feed back for (a) $\beta = 0.01$ . (b) $\beta = -0.005$ (c) $\beta = 0.01$ . ### Solution $$A_{\star}^{'}$$ = closed loop voltage amplification = $\frac{A_{\star}}{1 - \beta_{\star} A_{\star}}$ Sign must be considered, $$A_{\rm N} = \frac{-100}{4 - 0.01(-100)} = -50.$$ It is positive feedback, A is less negative - //, there is increase in gain. $$\begin{split} V_{\nu} & \text{Output voltage} = V_{\nu} A_{\nu} \\ &= -50 \times 10^{-7} \text{ mV} \\ &= -50 \text{ mV} \\ V_{\nu} & \text{Feedback voltage} \simeq \beta V_{\nu} = 0.01 \text{ (}-50 \times 10^{-7}\text{)} \\ &= -0.5 \text{ m/V}, \\ V_{\nu} &= V_{\nu} + \beta_{\nu}, \ V_{\nu} \\ &= 10^{-1} \text{ f} (-0.5 \times 10^{-7}\text{)} \end{split}$$ = 0.5 m/V. This is negative feedback because, $V_1 < V_1$ $$|A_{ij}| \leq |A_{ij}|$$ ### Problem 7.2 In the above problem determine the % variation in A<sub>i</sub> resulting from 100 % increase in A<sub>i</sub> when $\beta_1 = 0.01$ . When $$A_1 = 100$$ , $A_2^{-1} = -50$ . ### Solution If $A_s$ increases by 100 %. Then new value of $A_s = -200$ . $$A_{v} = \frac{A_{v}}{1 - \beta_{v} A_{v}}$$ $$A_{v} = \frac{A_{v}}{1 - \beta_{v} A_{v}}$$ $$A_{v} = \frac{-200}{1 - 0.01(-200)} -66.7$$ Change in $A_{\rm e}$ is -66.7 - 50 = 16.7 $$\therefore Variation = \frac{16.7}{50} \times 100 = 33.3\%$$ ### Problem 2.3 An amplifier with open loop voltage gain $A_c = 1000 \pm 100$ is available. It is necessary to have an amplifier where voltage gain varies by not more than =0.1 % - (a) Find the reverse transmission factor β of the feedback network used - (b) Find the gain with feedback. ### Solution (a) $$\frac{dA_f}{A_f} = \frac{1}{1 + \beta A} \cdot \frac{dA}{A}$$ or $$\frac{0.1}{100} = \frac{1}{(1 + \beta A)} \cdot \frac{100}{1000}$$ $$\therefore \quad (1 + \beta A) = 100 \text{ or } \beta A = (100 - 1) = 99.$$ Hence, $$\beta = \frac{99}{1000} = 0.099$$ (b) $$A_c = \frac{A}{1 + \beta A} = \frac{1000}{1 + 99} = 10$$ ### Problem 7.4 A gain variation of + 10 % is expected for an amplifier with closed loop gain of 100. How can this variation be reduced to + 1 % ### Solution $$S' = \frac{S}{1 - \beta A_{\alpha}}$$ für positive feedback, $$S' = \frac{S}{1 + \beta A},$$ $S' = 0.01, S = 0.1$ for negative Feedback, $(1-|\beta|\Lambda_{\gamma}) = \frac{0.1}{0.01} = 10 = \frac{S}{S}$ $$A_{\rm N} = 100 = \frac{A_{\rm N}}{1 + \beta A_{\rm N}} = \frac{A_{\rm v}}{10}$$ $$A_{V}^{2} = 100 \times 10 = 1000,$$ $$1 + \beta A_{v} = 10; \qquad \beta A_{v} = 10 + 1 = 9$$ $$\beta = \frac{9}{A_{v}} = \frac{9}{1000} = 0.009$$ : By providing negative feedback, with $\beta = 0.009$ , we can improve the stability to 1%. ### Problem 7.5 An amplifier with $A_s = -500$ , produces 5% harmonic distortion at full output. What value of $\beta$ is sequired to reduce the distortion to 0.1%? What is the overall gain? #### Solution $$D' = \frac{D}{1 + \beta A_v} \text{ (for negative feedback)}$$ $$D = 5; \quad D' = 0.1$$ $$N' = \left(\frac{N}{1 + \beta A_v}\right)$$ $$0.1 = \frac{5}{1 + \beta} \frac{5}{500}$$ or $$\beta = \frac{4.9}{50} = 0.098,$$ $$A_v = \frac{-A_v}{1 + \beta A_v} = \frac{500}{50} = 10.$$ $$\frac{D'}{D} = \frac{A_{s}^{-1}}{A_{s}}$$ $$A'_{s} = A_{s}^{-\frac{1}{2}} \frac{0.1}{5} = -10$$ ### Problem 7.6 An amplifier has voltage gain of 10,000 with ground plate supply of 150 V and voltage gain of 8000 at reduced rate supply of 130 V. On application of negative (cedback. The voltage gain at normal plate supply is reduced by a factor of 80. Calculate the 1) voltage gain of the amplifier with feedback for two values of plate supply voltage. 2) Percentage reduction in voltage gain with reduction in plate supply voltage for both condition, with and without feedback. ### Solution $$A = \frac{V_p}{V_s}, \text{ When } V_s = 150 \text{ V and } A = 10,000.$$ $$V_p = 10,000 \times 150 - 15 \times 10^s \text{ V. (at normal supply voltages)}$$ $$\beta = \frac{V_t}{V_n}, A_{f,h} = \frac{A}{1+|f|A}$$ But $$A_{f,h} = \frac{10,000}{80}$$ $\varepsilon$ it is reduced by a factor of 80 with feedback, $\Gamma_{eff}^{(1)}$ or $-\omega_{eff}$ $$\begin{array}{ccc} \therefore & & \frac{10.000}{80} = \frac{10.000}{1 + \beta \times 10000} \\ & & 1 + \beta \left(10.000\right) = 80 \\ \therefore & & \beta = +\frac{79}{10^{-4}} \\ & = 0.0079 \end{array}$$ $V_u$ when $V_s = 130$ V is gain $\times$ $V_s = 8000 \times 130 = 104 \times 10^4$ V. Voltage gain of amplifier with feedback when $V_s = 150$ V, $$A_{4b_1} = \frac{10,000}{80} = 125.$$ $V_5 = 130 \text{ V}.$ $$A_{4b_2} = \frac{8000}{1 + 0.0079 \times 8000} = 124.7$$ % stability of gain without feedback = $\frac{10.000 - 8000}{10.000} \times 100 = 20\%$ % stability of gain with feedback = $$\frac{125 - 124.7}{125} \times 100 = 0.24\%$$ With negative feedback stability is improved. ### 7.10 ANALYSIS OF FEEDBACK AMPLIFIERS When an amplifier circuit is given, separate the basic amplifier block and the feedback network. Determine the gain of the basic amplifier A. Determine the feedback factor $\beta$ . Knowing A and $\beta$ of the feedback amplifier, the characteristics of the amplifiers $R_{\mu}$ , $R_{\mu}$ , noise figure, $A_{\mu}$ etc., can be determined. Complete analysis of the feedback amplifier is done by the following steps : Step I: First identify whether the feedback signal X<sub>f</sub> is a voltage feedback signal or current feedback signal. If the feedback signal X<sub>f</sub> is applied in shunt with the external signal, it is shunt feedback. If the feedback signal is applied in series, it is series feedback. Then determine whether the sampled signal $X_n$ is a voltage signal or current signal. If the sampled signal $X_n$ is taken between the output node and ground, it is voltage feedback. If the sampled signal is taken from the output loop, it is current feedback. # Step II: - Draw the haste amplifier without feedback - Replace the active device (BJT or PET) by proper model (hybrid π equivalent circuit or h-parameter model) - Indicate V<sub>f</sub> and V<sub>0</sub> in the circuit. - 5. Calculate $\beta = V_f / V_{ij}$ - 6. Calculate 'A' of basic amplifier. - 7. From A and $\beta$ , calculate $A_f = \frac{A}{1 + \beta A}$ ; $R_{af}$ and $R_{of}$ . Fig. 7.21 Circuit for voltage series feedback. ### 7.10.1 VOLTAGE SERIES FEEDBACK Amplifier discuit is shown in Fig. 7.32. This is emitter follower circuit because output is taken across $R_g$ . The feedback signal is also across $R_g$ . So $V_g = V_g$ because feedback signal is proportional to output voltage. If $V_g$ increases $V_g$ also increase and if $V_g$ , $V_g$ also decreases because $V_g$ a $V_g$ . So it is $\label{eq:linear_problem} \begin{minipage}{0.5\textwidth} \emph{Visited back}. Now the drop across $R_{ij}$ in $e^{-iV_{ij}}$ opposes the input voltage, it reverse biases the feedback in $V_{ij}$ coming in series with $V_{ij}$ and it opposes it. So it is negative veries voltage freebback. In the current series feedback, $V_{ij}$ is the voltage across $R_{ij}$ but, output is taken across $R_{ij}$ or $V_{ij}$ and not $R_{ij}$. So in this case, it is emotion follower circuit. Output is taken across $R_{ij}$ and that itself is the feedback signal $V_{ij}$.$ Let us draw the base amplifier without feedback Fig. 7.22 Simplified circuit. Fig. 7.23 Black schematic. # EQUIVALENT CIRCLIT Now replace the transistor by its low frequency b-parameter equivalent circuit. Fig. 7.24 Block Schematic $$\frac{V_{\alpha} - V_{\gamma}}{\frac{1}{\gamma} \beta - \frac{V_{\gamma}}{V_{\gamma}} - 4} .$$ $V_S$ is considered as part of the amplifier. So $V_i = V_S$ . $$\begin{split} A_v &= \frac{V_a}{V_c} \cdot , V_b = h_{fe}, f_h R_e \\ I_C &= I_e : I_C = h_{fe}, I_b \quad (\because \text{ (t is voltage source, } R_s \text{ in services with } h_{fe}) \\ V_i &= (R_s + h_{fe}) I_i \\ I_i &= I_b \\ A_v &= \frac{h_{fe} R_e}{I_b (R_v + h_{fe})} \\ A_v &= \frac{h_{fe} R_e}{R_s + h_{fe}} = \text{Voltage gain without feedback} \end{split}$$ A', : Voltage gain with feedback. ċ. $$\begin{split} A_{\rm V} &= \frac{A_{\rm V}}{1+\beta A_{\rm V}} \\ \beta &= 1 \\ A_{\rm V} &= \frac{h_{\rm gc}.R_{\rm g}}{R_{\rm A}+h_{\rm gc}} \\ &= \frac{\frac{h_{\rm fe}.R_{\rm g}}{R_{\rm S}+h_{\rm gc}}}{1+\frac{1}{R_{\rm S}}\frac{h_{\rm fe}.R_{\rm g}}{R_{\rm S}+h_{\rm gc}}} \end{split}$$ $$A_{\gamma} = \frac{h_{fe}.R_{g}}{R_{g} + h_{fe} + h_{fe}R_{g}}$$ $$\mathsf{h}_{\ell_0}\,\mathsf{R}_e \geq \geq (\mathsf{R}_{\varsigma} + \mathsf{h}_{s})$$ $\Lambda_{\rm MF}\equiv 1,$ or $\leq 1,$ which is true for emitter follower. $R_s^{'}$ = Input resistance without feedback is $R_s + h_{sc}$ . R; - Input resistance with feedback $\mathbf{R}_{i}^{'} = \mathbf{R}_{i}^{'} (1 + \beta \mathbf{A}_{i})$ (voltage Feedback increase input resistance) $\mathbf{R} = 1$ $$A_{V} = \frac{h_{bc}R_{c}}{R_{c} + b_{cc}}$$ $$\mathbf{R}_{i}^{T} = \left(\mathbf{R}_{i} + \mathbf{h}_{in}\right) \left(\mathbf{I} + \frac{\mathbf{h}_{in} \cdot \mathbf{R}_{i} \cdot \mathbf{I}}{\mathbf{R}_{i} + \mathbf{h}_{in}}\right)$$ $$R_{i}^{T} = \frac{\frac{|R_{s} + h_{ie}||R_{s} + h_{ie} + h_{fe}R_{e}||}{|R_{s} + h_{ie}||}}{|R_{s} + h_{ie}||}$$ $$R_{i}^{T} = R_{s} + h_{ie} + h_{fe}R_{e}$$ # R: Ontput resistance with feedback Output resistance of the circuit is $R_c$ . Because output taken across $R_c$ and not $R_c$ and ground. Load resistance is also $R_c$ . Considering load resistance, $$\begin{split} R_0 &= \frac{R_0}{1 + \beta A_0} \\ R_0' &= \frac{R_0}{1 + \frac{\Gamma h_0 \cdot R_0}{R_0 + h_0}} \end{split}$$ #### Problem 7.7 Calculate $A_{VC} R_{aC}$ and $R_{aC}$ for the voltage series feedback for the circuit shown in Fig. 7.25. Fig. 2.25 For Problem 7.7. Assume, $$R_s = 0, h_{fic} = 50,$$ $$h_{fic} = 1.1 \text{ kh}_{fic}$$ $$= h_{ce} = 0 \text{ and identical transistor.}$$ The second collector is connected to the first emitter through the voltage divider $R_1$ $R_2$ . Capacitor $C_1$ , $C_2$ , $C_5$ are DC blocking capacitors. $C_3$ and $C_4$ are bypass capacitors for the emitter resistors. All these capacitances represent negligible reactance at high frequencies ### Solution Voltage gain without feedback $A_v = A_{v_1} \cdot A_{v_2}$ Foad resistance. R $R_s$ in parallel with $R_{\gamma_0}(\cdots)$ at high frequency $X_{(\gamma)}$ is negligible), in parallel, with $$R_{gs}$$ and $h_{e2}/R_{L1}^{'}$ = 2.2 ii 33 ji 4.3 i; 1.1 k $\Omega = 980\Omega$ $$\mathbf{R}_{1}^{'} = \mathbf{R}_{3} \parallel \mathbf{R}_{7} \parallel \mathbf{R}_{8} \parallel \mathbf{b}_{12}$$ Effective loud resistance $R_{12}^2$ of transistor $Q_2$ is its collector resistance $R_0$ in parallel with $$(\mathbf{R}_1 + \mathbf{R}_2); \ \mathbf{R}_{1,2}^{\top} = \mathbf{R}_9 \parallel (\mathbf{R}_1 - \mathbf{R}_2)$$ $$\mathbf{R}_{1,2}^{'} = 2.2 \text{ k}\Omega$$ | $^{de}$ with $10.1 \text{k}\Omega \ge 2 \text{ k}\Omega$ Effective emitter impedance R<sub>s</sub> of Q<sub>1</sub> is R<sub>1</sub> parallel with R<sub>6</sub>. $$R_{e1} = R_1 |||^{k_0} R_{h} + C_1 \text{ is short for AC}$$ $R_{e} = 0.1 |||^{k_0} \text{ with } 2.2 \text{ k}\Omega = 0.098 \text{k}\Omega = 98\Omega$ The voltage gain $-A_{V_1}$ of $Q_1$ for a common emitter transistor with emitter resistance is $$A_{V_1} = \frac{V_1}{V_1} + \frac{-h_{\mathbb{R}}R_0}{h_{\mathbb{R}} + (1 + h_{\mathbb{R}})R_{\mathbb{R}}}$$ For $Q_1$ emitter is not at GROUND potential. So for $A_{\rm M}$ this formula must be used $$=\frac{..50\times0.980}{1.8+(51)\times0.098}\,\simeq\,-\,7.78$$ Voltage gain $A_{yy}$ of transistor $Q_{yy}$ $$\begin{aligned} A_{v_2} &= A_1 \cdot \frac{R_{1_0}}{R_1} = -\frac{h_{3_0}R_1}{h_{1_0}} \\ A_{v_2} &= -\frac{h_{4_2}R_{1_{1_2}}}{h_{4_0}} = -\frac{50 \times 2}{1.1} = -91 \end{aligned}$$ For $Q_2$ emitter is hypassed. So $\hat{R}_p = 0$ . $\triangle$ For $A_p$ this formula is used. Voltage gain A<sub>e</sub> of the two stages is cascade without feedback $$A_{v} = \frac{V_{o}}{V} = A_{v_{1}} \times A_{v_{2}} = 7.78 \times 91 \pm 728$$ $$\beta = \frac{R_{1}}{R_{1} + R_{2}} + \frac{1000}{100 + 10,000} = \frac{100}{10100} = \frac{1}{101} \pm 0.04$$ $$A_{v} \times \beta = 728 \times 0.01 \pm 7.28$$ $$D = 1 \pm \beta A_{v} - 8.28$$ $$A_{v_{f}} = \frac{A_{1}}{1 + \beta A} = \frac{A_{v}}{D} = \frac{728}{8.28} \pm 90$$ $$A_{v_{f}} = \frac{A_{1}}{1 + \beta A} = \frac{A_{v}}{D} = \frac{728}{8.28} \pm 90$$ Input resistance without external feedback $$R_i = h_{ic} + (1 + h_{fe}) R_c = 1.1 + (1 + 50) 0.098 \le 6.1 \text{K} \Omega$$ $R_i^* + R_{id} = R_i (1 + \beta A) = 6.1 (1 + 7.28) = 50.5 = 51$ Output resistance without feedback $R' = R'_{L_1} = 2 \text{ k}\Omega$ Output resistance without feedback $R'_{01} = \frac{R_0}{1 + 6A} = \frac{2}{8.28} = 0.24 \text{ K} \Omega$ ### Equivalent Circuit Fig. 7.26 For Problem 7.7. BIT will not behave like a fixed resistor with h<sub>ic</sub>, value. So circuit analysis is not simply parallel or series combination. $$A_{V} = \frac{V_{o}}{V_{i}} = \frac{R_{i}}{R_{s} + r_{bb}}$$ $$R_{o} = \frac{V_{o}}{R_{L}} = \frac{V_{i}}{R_{s} - r_{bb}}$$ $$A_{i} = \frac{I_{o}}{I} = \frac{R_{s}}{R_{s} + r_{bb}}$$ ### 7.10.2 CURRENT SHUNT FEEDBACK The circuit is shown in Fig. 7.27. Amplifier circuit parameters in terms of transistor h-parameters. $$h_{\mathbf{x}} = R_{\mathbf{i}}$$ $$h_{\mathbf{f}e} = R_{\mathbf{i}}$$ $$h_{\infty} = R_{\mathbf{i}}$$ The circuit shows two transistors $Q_1$ and $Q_2$ in cascade (See Fig. 7.30). Feedback is provided from the confitter of $Q_2$ to the base of $Q_1$ . This is negative feedback because, $V_{i2}$ the input voltage to $Q_2$ is $\geq V_{i1}.V_{i2}$ is out of phase with $V_{i1}.V_{i2} \geq V_{i1}$ because $Q_1$ is in Common emitter configuration. $A_V$ is large. Also, $V_{i2}$ is $180^9$ out of phase with $V_{i1}.Q_2$ is emitter follower because emitter is not at ground potential. Voltage is taken across $R_e$ . [This voltage follows the collector voltage. So it is emitter follower]. So $A_i \leq 1.-0.99$ - $\odot$ $V_{cs}$ is slightly less than $V_{cs}$ and there is no phase shift. [because emitter follows action] - $\begin{array}{ll} \therefore \ V_{r_2} \ \text{is in phase with} \ V_{r_2} \\ V_{r_2} \ \text{is out of phase with} \ V_{r_1}. \end{array}$ - $\therefore$ $V_{r,2}$ is out of phase with $V_{r,1}(180^0)$ . So it is negative feedback $$\begin{split} & \begin{matrix} V_{e_2} >> V_{e_1}, & V_{e_2} \equiv V_{i_2}, \\ & V_{e_2} >> V_{e_1}, \end{matrix}$$ If the input signal $V_{\alpha}$ increases, $I_{\alpha}$ the input current from source also increases. If $I_{\alpha}$ increases, $I_{\parallel}$ also increases ( $\nabla \cdot V_{c2}$ increases as $I_{s}$ increases) $I_i = I_{S_i} - I_{f_i}$ ( $I_i$ is the base current for the transistor $Q_i$ . So it is negative feedback). This is current shunt feedback because. But $\begin{aligned} I_r &= \frac{V_{0_2} - V_i}{R^*} \\ V_{i_1} &<< V_{e_2}, \\ I_{f_1} &= + \frac{V_{e_2}}{R^*}, \\ I_0 &= \text{ collector current of } Q_2, \\ &= \text{ elminer current of } Q_2. \end{aligned}$ Fig. 7,27 Current shunt feedback. Dividing by R. $$\begin{aligned} \frac{V_{c2}}{R'} &= I_f = \frac{\left(I_n - I_f\right)R_e}{R'}, \\ I_f &= + \frac{\left(I_n - I_f\right)R_e}{R'}; \end{aligned}$$ ٠. $$\begin{split} & I_f + \frac{I_f . R_e}{R'} = \frac{I_e . R_e}{R'} \\ & I_f \left( I + \frac{R_e}{R} \right) - \frac{I_o . R_e}{R'} \\ & I_f = \frac{R' . I_o . R_e}{(R' + R_e) R'} - \frac{R_e}{(R' + R_e)} I_0 \\ & \beta = \frac{I_e}{I_e} = \frac{R_e}{R' + R_e} \\ & I_f \propto I_o \end{split}$$ This is current feedback A; : Current gain with feedback. :. $$\mathbf{A}_{1} = \frac{\mathbf{I}_{n}}{\mathbf{I}_{n}}$$ $$\mathbf{I}_{s} = \mathbf{I}_{1} + \mathbf{I}_{f} \text{ which is small } \mu \mathbf{A} \mathbf{I}_{n} = \mathbf{I}_{b}$$ $$\mathbf{I}_{n} \simeq \mathbf{I}_{f}$$ $$\mathbf{A}_{1} = \frac{\mathbf{I}_{n}}{\mathbf{I}_{f}} = \frac{\mathbf{I}_{b}}{\beta} \qquad \qquad \beta = \frac{\mathbf{I}_{f}}{\mathbf{I}_{n}}$$ $$\mathbf{A}_{1} = \frac{\mathbf{R}' + \mathbf{R}_{e}}{\mathbf{R}_{e}}$$ A. : Voltage gain with feedback. $$\begin{split} &\frac{V_0}{V_s} \text{ (with feedback)} \\ &V_0 = I_0 \cdot R_{v2} \\ &V_s = I_s \cdot R_s \cdot \\ &\frac{V_e}{V_s} = \frac{I_u \cdot R_{s2}}{I_s R_s} \qquad I_s \simeq I_f \\ &A_V \simeq \frac{I_o}{I_f} \cdot \frac{R_{d2}}{R_s} \qquad \frac{I_0}{I_f} = \frac{1}{\beta} \\ &= \frac{1}{\beta} \cdot \frac{R_{v2}}{R_s} \qquad \beta = \frac{R_e}{R_s + R_e} \\ &A_V = \frac{R' + R_e}{R_s} \cdot \frac{R_{v2}}{R_s} \end{split}$$ We shall determine $R_1^+$ , $R_2^+$ taking numerical values. The actual circuit, without feedback, considering R' can be drawn as shown in Fig. 7.28 To represent R' on the input side, with output terminals open circuited ( $\triangle$ it is emitter follower configuration, output is taken across emitter and ground). When $E_2$ is left open (To make $I_n \neq 0$ ), R' is in series with $R_{e_2}$ and thus total resistance is between base $H_1$ , and ground. Hence on the input side. R' is in series with $R_{e_3}$ . To find the output resistance, the base of $Q_1$ is shorted to ground because one terminal of R' is connected to (input shorted looking the high output terminals) $B_1$ is at ground R' or $R_{e_2}$ are in parallel. ... The circuit is as shown below, (Fig. 7.28) Fig. 7.28 Current shunt feedback without R'. Because it is shunt feedback, we have shown this as a current source with $\mathbf{R}_s$ in parallel with $\mathbf{I}_s$ . ### Problem 7.8 To find $\mathbf{A}_{\mathbf{v}}$ , $\mathbf{R}_{\mathbf{v}}$ , $\mathbf{R}_{\mathbf{u}}$ , $\mathbf{R}_{\mathbf{u}}$ , $\mathbf{A}_{\mathbf{t}}$ for the circuit shown in Fig. 7.31. $$\begin{split} R_{e_1} &= 3 \; k \Omega, & R_{e_2} &= 500 \Omega; \quad R_{e_2} = 50 \Omega \\ R^{s} &= R_{s} = 1.2 \; k \Omega & h_{fe} = 50, \\ h_{se} &= 1 \; | \; k \Omega & h_{re} = h_{re} = 0. \end{split}$$ ### Solution In this problem, output is taken at the collector 2 and not emitter 2. So the formulae derived earlier can be used directly. $$A_1 = \frac{-l_{e_1}}{l_{\chi}} = \frac{-l_{e_2}}{l_{e_2}} - \frac{l_{h_2}}{l_{e_1}} - \frac{l_{e_1}}{l_{e_1}} - \frac{l_{h_1}}{l_{\chi}}$$ (Multiplying and dividing by $l_{e_2}$ , $l_{e_1}$ and $l_{h_1}$ ) $$\frac{-1}{1_{b}}$$ = -- $h_{\Gamma r} \approx -50$ ; (Emitter follower) $$\frac{\mathbf{I}_{c_1}}{\mathbf{I}_{c_1}} = 1 \, \, \mathbf{I}_{f_0} = \pm 50$$ (common emitter configuration) $\mathbf{I}_{b_2} \not \in \mathbf{I}_{c_1}$ , . The current gets divided in the ratio of the resistances, current gets divided depending upon $R_{\rm c}$ and $R_{\rm p}$ of transistor $Q_{\rm p}$ . $$\begin{split} \frac{I_{52}}{I_{el}} &= \frac{-R_c}{R_{e_l} + R_c} \\ &= \frac{-3}{3 + 3.55} = -0.457, \\ R_{c2} &= h_{ic} + (1 + h_{ic}) (R_{ev} \parallel R'). \end{split}$$ (For emitter follower configuration this is the input resistance). $$= 1.1 + (50 + 1) \left[ \frac{0.05 \times 1.20}{1.25} \right] (R_{e,2} = 0.05 \text{ k }\Omega)$$ $$= 3.55 \text{ k}\Omega$$ $$R = R_8 \text{ in parallel with } (R' + R_{e_2})$$ $$= \frac{1.2 \times 1.25}{1.2 + 1.25} = 0.612 \text{ k }\Omega$$ $$= \frac{\frac{1_{b_1}}{1_5}}{\frac{1_5}{1.2 + 1.25}} = 0.612 \text{ k }\Omega$$ $$= \frac{0.61}{0.61 + 1.1} = 0.358 \Omega$$ $$A_1 = (-50) (-0.457) (50) (0.358)$$ $$= -406$$ $$\beta = \frac{R_{e_1}}{R_{e_2} + R'}$$ $$= \frac{50}{1.250} = 0.04.$$ $$(1 + \beta A_1) = 1 + (0.040) (406) = 17.2$$ $$A_1' = \frac{A_1}{1 + \beta A_1} = \frac{406}{17.2} = 23.6.$$ $$A_1'' = \frac{V_{e_1}}{V_{e_1}} = \frac{-1_{e_2} R_{e_3}}{1_5 R_{e_3}} = \frac{A_1' R_{e_5}}{R_{e_5}}$$ $$= \frac{(23.6)(0.5)}{1.2} = 9.83$$ $$\begin{split} \|\mathbf{A}_{\infty}^{T}\|_{as\ also} &= \frac{R_{\infty}}{\beta R_{\alpha}} = \frac{0.5}{(0.040)(1.2)} = 10.4 \} \\ R_{\gamma} &= \text{Input resistance without feedback} \\ &= R_{\gamma 1} \text{ parallel with } h_{\gamma 2} \\ &= \frac{(0.61)(1.1)}{1.71} = 0.394 \text{ k}\Omega \\ R_{\gamma}^{T} &= \frac{R_{\gamma}}{1+\beta A_{\gamma}} = \frac{394}{17.2} = 23.062 \\ R_{\gamma 1} &= \text{Output resistance considering } R_{1,\gamma} \\ &= R_{\gamma 1} \text{ in parallel with } R_{\alpha 2} = R_{\alpha 2} \rightarrow R_{\alpha} \text{ is large } \frac{1}{h_{\gamma 2}} = u. \\ R_{\gamma}^{T} &= \text{with feedback considering } R_{1,\gamma} \\ &= \frac{R_{\gamma 1}}{1+\beta A_{\gamma}} \frac{(1+\beta A_{\gamma})}{1+\beta A_{\gamma}} = R_{\gamma 1}^{T} = R_{\gamma 2} = 500 \end{split}$$ When we represent R on the input side and output side and calculate the value of $A_1$ , it is not the current gain with feedback. Because, R' is represented on the input side leaving $E_2$ terminal open and on the output side shorting $B_1$ to ground (to make $I_0$ and $I_0 = 0$ ). So thus $A_1$ will not be the same if R' is actually connected between $E_2$ and $B_1$ . We are taking into account the effect of R' and not the feedback effect. In practice for short or series feedback, the signal generator will act as a current source or voltage source. Therefore it is capable of supplying current or voltage required. In theory we assume ideal voltage and current sources. Therefore for short feedback we must have a current sources irrespective of input voltage. The current source will supply sufficient current to drive the resistance. R<sub>s</sub> = (1+9) 20 kΩ = 200 kΩ R<sub>s</sub> is negligible compared to 200 kΩ. R<sub>B</sub> = $$\frac{r_s}{1+BA} = \frac{20\Omega}{10} = 2\Omega$$ Fig. 7.29 Equivalent circuit. ۲. ### 7.10.3 CURRENT SERIES FEEDBACK ## INPUT RESISTANCE (R,) $$\begin{split} & V_i = V_i^\top - V_f \\ & R_i = \frac{V_i^\top}{l_i} = \frac{V_i - V_i}{l_i} = \frac{V_i}{l_i} + \frac{V_i}{l_i} \qquad ; \qquad V_i^\top = V_i + V_f \; ; \\ & \frac{V_i^\top}{l_i} = R_i; \\ & V_f = I_c R_c : l_i - l_c - l_c \qquad (\because \text{ negative current series feedback}] \left( l_h \right) \\ & R_i = R_i + \frac{l_c R_c}{l_c - l_c} \\ & R_i + R_i + \frac{R_c}{l_c - l_c} \end{split}$$ Dividing II term by I. $$\frac{I_c}{I_e} = \alpha - \frac{\beta}{I_e \beta}$$ $$\frac{I_c}{I_e} - \frac{I_c}{I_c + I_b}$$ $$= \frac{I_c \beta_b}{I_b + 1} = \frac{h_{fe}}{I_b h_{fe}}.$$ $$R_c$$ $R_i^{\dagger} = R_i + \frac{R_t}{1 - \frac{h_{tt}}{1 + h_{tc}}}$ $$\mathbf{R}_{i}^{T} = \mathbf{R}_{i} + (1 + \mathbf{h}_{ic}).\mathbf{R}_{c}$$ But $R_{\rm s} = h_{\rm re}$ for the transistor = R, || R<sub>1</sub> || R<sub>2</sub> # VOLTAGE GAIN (A).) $$\begin{aligned} A_v &\equiv \frac{A_v R_L}{R_t} &= \text{[This is the general expression for } A_v \text{ interms of } A_t \text{]} \\ A_v^t &= \frac{A_v R_L}{R_t^2}. \end{aligned}$$ [With feedback, A, will not change, R, will not change, but R, will be R',] $$A_{i} = h_{fe}$$ $$A_{v} = \frac{h_{fe} R_{i}}{h_{ie} + (l + h_{fe})R_{i}}$$ $$A_{v} \leq A_{v}$$ # OUTPUT RESISTANCE (Rb) $R \text{ without feedback} \succeq \frac{1+h_{\infty}}{h_{\infty}}$ This will be very large. Taking into effect, the feedback, $$R_{\alpha}^{\prime} = R_{\alpha} \parallel R_{1}$$ $$\frac{1}{R_{\alpha}} = h_{\infty} - \frac{h_{1c}h_{1c}}{h_{1c} + R_{1}}$$ ## ACTUAL EXPRESSION FOR BITHE FEEDBACK FACTOR: With negative feedback, $R_i = R_i (1 + \beta, A_s)$ $$\mathbf{A}_{c} = \frac{h_{\mathbf{fe}} R_{1}}{R_{1}},$$ $$\mathbf{R}_{1}^{T} = \mathbf{R}_{1} \left[ 1 - \frac{h_{\mathbf{fe}} R_{1}}{R_{1}} . \beta \right]$$ $$= \mathbf{R}_{1} - h_{\mathbf{fe}} . \mathbf{R}_{L} . \beta$$ .....(1) The expression we get for $$R_{a}^{\prime} \simeq R_{a} + (1 + h_{ra}) R_{a}$$ .....(2) Comparing (1) and (2), we find that $$\beta = \frac{\left(I + h_{\underline{G}}\right)}{h_{\underline{G}}} \cdot \frac{R_{\underline{G}}}{R_{\underline{G}}}$$ This is the actual expression for $\beta$ $$\frac{1 + h_{fe}}{h_{fe}} \gtrsim 1.$$ $$\beta \sim \frac{R_c}{R_c}$$ # 7.10.3 CURRENT STRIKS FEEDBACK (TRANS CONDUCTANCE AMPLIPIER) Consider the circuit shown in Fig. 7.30 output is taken between collector and ground. The drop across $R_{\rm v}$ is the feedback signal $V_1$ . The sampled signal is the load current $I_0$ and not $V_0$ . This is current series feedback. Because $V_0$ is in series with $V_0$ . It is current series feedback. Fig. 7,38 Current series feedback. $$\begin{aligned} & \mathbf{V}_{x} = \mathbf{I}_{c} \; \mathbf{R}_{c}, \\ & \mathbf{I}_{c} \succeq \mathbf{I}_{c} = \mathbf{I}_{a}, \\ & \mathbf{V}_{c} \triangleq \mathbf{I}_{c} \; \mathbf{R}_{c}. \end{aligned}$$ R<sub>e</sub> is constant. $$V_f \alpha I_{\alpha}$$ $\{\beta \text{ must be independent of } R_{\epsilon} \text{ or } R_{\epsilon}\}$ $$\beta = \frac{V_1}{V_0} = \frac{-J_0 R_0}{J_0 R_1} = -\frac{R_0}{R_1}$$ The basic amplifier circuit without feedback is shown in Fig.7.31 below, Fig. 7.31 Circuit without feedback. The equivalent circuit when the active device is replaced by *h-parameter* circuit is shown in Fig.7.32. This has to be considered as Transconductance Amplifier, Since, $\beta$ is taken as $\frac{V_f}{V_c}$ . It depends, on $R_L$ , because for this circuit, $G_M$ is considered. Fig. 7.32 h - parameter equivalent circuit. $$\beta = \frac{|V_f|}{|I_a|} = \frac{|\cdot|I_s|R_c}{|I_b|} = -|R_c|$$ ( $\forall$ the sampled signal is $I_{\sigma}$ and not $V_{\omega}$ ) Since, $$G_{M} = \frac{I_{o}}{V_{c}} - I_{b} = -h_{fe}, I_{b} \text{ (Impot current gain)}$$ $$V_{c} = I_{b} (R_{s} + h_{te} + R_{e})$$ $$C_{ab} = \frac{-h_{fe}, I_{b}}{I_{b} (R_{c} + h_{te} + R_{e})}$$ $$= \frac{h_{fe}}{R_{c} + h_{ce} + R_{e}}$$ $$D = 1 + \beta_{c} G_{M} = 1 + \frac{-h_{fe}, R_{e}}{R_{s} + h_{te} + R_{e}}$$ $$= \frac{R_{c} + h_{fe} + (I + h_{fe})R_{c}}{R_{s} + h_{e} + R_{e}}$$ $$G_{Mf} = \frac{G_{Mf}}{D} = \frac{-h_{fe}}{R_{c} + h_{fe} + (I + h_{fe})R_{e}}$$ $$Voltage gain$$ $$A_{cf} = \frac{G_{Mf}}{V_{c}} = \frac{I_{c}}{V_{c}} - G_{Mf}$$ $$A_{cf} = G_{Mf} \cdot R_{L}$$ $$= \frac{-h_{fe}}{R_{s} + h_{e} + (I + h_{fe})R_{e}}$$ $$(I + h_{fe}) R_{c} >> R_{c} - h_{fe}$$ Since his a large quantity. $$\therefore \text{ Denominator } \geq (1 + h_{f_0}) R_0,$$ $$h_{f_0} >> 1$$ Feedhack Amplifiers 421 .. Denominator $$\simeq |h_{z_{\mathbf{r}}}, R_{\mathbf{r}}|$$ $$= \frac{-h_{1e}R_{\perp}}{h_{3e}R_{e}} - \frac{R_{\perp}}{R_{e}}$$ $$= \frac{R_{\perp} + h_{e} - R_{\perp}}{R_{\perp} + h_{e} - R_{\perp}} \text{ (without feedback)}.$$ $$= R_{\mathbf{r}} = R_{\perp} \mathbf{D} + R_{\perp} + h_{e} + (\mathbf{D} + h_{e}) \mathbf{R}.$$ ## 7.10.4 VOLTAGE SHUNT FEEDBACK (TRANS RESINTANCE AMPLIFIER) This is *roltage shunt feedback* because, the feedback current through R<sub>B</sub> is proportional to the output voltage or it is in shunt with the input. So it is voltage shunt feedback. [We are not unterested whether voltage is fed or current is fed. But the feedback signal is proportional to output voltage. So it is voltage feedback] The organit can be written as, shown in Fig. 7.33. Fig. 7.33 Circuit for voltage shunt feedback. Fig. 7.34 Redrawn circuit for voltage shunt feedback. The low frequency h-parameter equivalent circuit is, shown in Fig. 7.35. Fig. 7.35 h-purometer equivalent circuit. $$\begin{split} &V_0 \geq V_1 \qquad \forall \quad \text{Amplification is there}, \\ &I_f \equiv \frac{V_o}{R_B} \,, \\ &I_f \equiv \frac{-V_o}{R_B} \,; \\ &\beta = \frac{-I_f}{V_o} \,; \\ &\beta = \frac{-I_f}{V_o} \,; \\ &A_v = \frac{V_o}{V_v} = \frac{|h_{fe}, R_v'|}{|h_{fe}|} \; \text{ without feedback} \left(\frac{A_s R_1}{R_v}\right) \\ &R_1 \equiv R_B \parallel R_C, \\ &A_v^{-1} \equiv \frac{V_o}{V_s} \; \text{ (with feedback)} \end{split}$$ $\mathbf{R}_{i}^{\prime} = \mathbf{Input}$ resistance with feedback $$A_{vr} = \frac{V_{o}}{V_{v}}$$ $$= \frac{V_{o}}{I_{s} \cdot R_{v}} := \frac{1}{\beta R_{s}} = \frac{-R_{\Theta}}{R_{v}}$$ H; : $$I_{s} = I_{f} + I_{b}, I_{h} \text{ is negligible}$$ $$I_{s} = I_{f} \text{ or } \beta = \frac{1}{R_{h}}.$$ $$R_{i}^{T} = h_{e} \text{ in parallel with } \frac{R_{e}}{1 - A_{i}}.$$ $$R_{M}^{T} = \frac{V_{G}}{I_{s}} = \frac{-I_{G}R_{G}}{I_{s}} = \frac{-h_{f}I_{b}}{I_{s}}R_{G}.$$ $$R_{M}^{T} = \frac{R_{g}}{I_{s}} R_{g} : I_{s} = \frac{(R + h_{fg})}{R} I_{b}.$$ $$Where R = R_{g} | R_{g}.$$ $$R_{M} = \frac{h_{fg}R_{g}^{T}R_{g}}{\{R + h_{g}\}} :$$ $$I_{h} = \frac{-h_{f}R_{g}^{T}R_{g}}{\{R + h_{g}\}}.$$ $$R_{M} = \frac{R_{g}}{I + \beta R_{M}}.$$ $$R_{i} = \frac{R_{g} \times h_{g}}{R + h_{g}}.$$ $$R_{i} = \frac{R_{g} \times h_{g}}{R + h_{g}}$$ $$R_{i} = \frac{R_{g} \times h_{g}}{R + h_{g}}$$ $$R_{i} = \frac{R_{g} \times h_{g}}{R} \times \frac{R_{g} + h_{g}}{h_{g}}$$ $$R_{i} = \frac{R_{g} \times h_{g}}{R} \times \frac{R_{g} + h_{g}}{h_{g}}$$ ## Problem 7.9 For the circuit shows, $R_c = 4 \text{ k}\Omega$ , $R_B = 40 \text{ k}$ , $R_s = 10 \text{ k}$ , $h_{re} = 1.1 \text{ k}\Omega$ , $h_{fe} = 50$ , $h_{re} = h_{ole} = 0$ . Find $A_{e1}$ , $R_{e1}$ . Solution $$R_{C}^{T} = R_{0} | P^{0} | R_{B} = \frac{4 \times 40}{4 + 40} = 3.64 \text{ k}\Omega$$ $$R = R_{4} | P^{0} | R_{B} = \frac{10 \times 40}{10 - 40} = 8 \text{ k}\Omega$$ $$Transpositionee R_{M} = \frac{V_{0}}{I_{0}} = \frac{-\frac{1}{4} \sqrt{R_{0}}}{I_{4}} = \frac{-h_{fe} I_{b} R_{4}}{I_{3}} \qquad \forall \quad I_{c} = h_{fe} I_{b}$$ $$I_{s} = \frac{\left(R + h_{w}\right)}{R} I_{b}; \qquad \therefore \quad R_{M} = -\frac{h_{fe} I_{b} R_{4} L_{4}}{\left(R + h_{fe}\right) I_{4}} = \frac{R_{M}}{1 + 60} = -160 \text{ k}$$ $$R_{M} = -160 \text{ k}$$ $$R_{M} = -\frac{I}{1 + \beta R_{M}} = -\frac{-160}{5.00} = -32.0 \text{ k}\Omega$$ $$A_{W} = \frac{V_{A}}{V_{3}} = \frac{V_{w}}{I_{3} R_{5}} = \frac{V_{w}}{I_{5} R_{5}} = \frac{V_{w}}{I_{5}} = R_{M}$$ $$A_{W} = \frac{R_{M}}{R_{5}} = -\frac{32}{10} = -3.2 \text{ k}$$ $$R_{b} = \frac{R \times h_{E}}{R + h_{fe}} = \frac{8 \times 1.1}{8 + 1.1} = 0.968 \text{ k}\Omega,$$ $$R_{1}^{T} = \frac{R_{1}}{I_{2} R_{3}} = \frac{968}{5.0} = 193\Omega$$ #### SUMMARY An Amplifier circuit is to provide voltage gain or current gain or both in the form of power gain. But the other desirable characteristics of the amplifier circuits are high Z<sub>1</sub>, Low Z<sub>2</sub>. Large B.W. low distortion, low noise and high stability. To achieve these characteristics a part of output signal is feedback and coupled to input, to oppose in phase with (V). So it is negative feedback. Though gain reduces due to negative feedback, it is employed in amplifier circuits to get the other advantages. - Feedback factor β = V<sub>A</sub>V<sub>A</sub>. The product βA is called returned ratio. (1 + βA) is called return difference D or desensitivity factor. - The different types of feedback are (i) voltage series (ii) current series (iii) voltage shunt and (iv) current shunt. - With voltage feedback (series or shunt) output resistance R<sub>n</sub> decreases. - With current feedback (series or shunt) R<sub>a</sub> increases. - With series feedback (current or voltage) R. increases. - With shunt feedback (current or voltage) R, decreases. - With negative feedback, distortion, noise, gain reduce by a factor (1 + βA). Bandwidth, f<sub>i</sub>, stability improve by (1 ÷ βA). - If the feedback signal is proportional to voltage, it is voltage feedback. If the feedback signal is perpentional to current, it is current feedback. If the feedback signal V<sub>i</sub> is coming in series with input signal V<sub>i</sub>, it is series feedback. If V<sub>i</sub> is in parallel with V<sub>i</sub> it is shunt feedback. - If the feedback signal V<sub>i</sub> is out of phase with V<sub>i</sub> opposing it is negative feedback. If V<sub>i</sub> is in phase with V<sub>i</sub> adding to it or aiding V<sub>i</sub>, it is positive feedback. # OBJECTIVE TYPE QUESTIONS | 1. | The disadvantage of negative feedback is | |-----|----------------------------------------------------------------------------------------------------------------| | 2. | The expression for sensitivity of an amplifier with negative feedback is | | 3. | The expression for Desentivity of negative feedback amplifier is D = | | 4, | The relation between bandwidth of an amplifier without feedback and with negative feedback is | | 5. | Relation between upper cut-off frequency $f$ with negative feedback and $f$ without negative feedback is $f$ = | | 6. | Negative feedback is also called as | | 7. | For Ideal transconductance amplifier R = | | 8 | For practical transresistance amplifier, it is desirable that R <sub>i</sub> is and R <sub>i</sub> is | | 9. | Voltage sampling is also known as | | IU. | Characteristics of ideal voltage amplifier are: | | П. | Desirable characteristics of practical current amplifier are = | | 12. | βA in feedback amplifier circuits is called | | 13. | With voltage feedback, (series or shunt), output resistance R, of an amplifier | - 14. With series feedback, (voltage or current), input resistance R<sub>i</sub> of an amplifier - Expression for reverse transmission factor or feedback factor β = \_\_\_\_\_\_ - 16. Identify the type of feedback. ## ESSAY TYPE QUESTIONS - 1. Explain the concept of feedback as applied to electronic amplifier circuits. What are the advantages and disadvantages of positive and negative feedback? - 2. With the help of a general block schematic diagram explain the term feedback. - What type of feedback is used in electronic amplifiers? What are the advantages of this type of feedback? Prove each one mathematically. - 4. Define the terms Return Ratio, Return Difference feedback factor, closed loop voltage gain and open loop voltage gain. Why negative feedback is used in electronic amplifiers eventhough closed loop voltage gain decreases with this type of feedback? - Give the equivalent circuits, and characteristics of ideal and practical amplifiers of the following types (i) Voltage amplifier, (ii) Current amplifiers, (iii) Transresistance amplifier, (iv) Transconductance amplifier. - 6. Derive the expression for the input resistance with feedback $R_{\rm sf}$ (or $R_{\rm s}^2$ ) and output resistance with feedback $R_{\rm af}$ (or $R_{\rm sf}^2$ ) in the case of - (a) Voltage series feedback amplifier. - (b) Voltage shunt fee-back amplifier. - (c) Current series feedback amplifier. - (d) Current short feedback amplifier - 7. In which type of amplifier the input impedance increases and the output impedance decreases with negative impedance? Prove the same drawing equivalent circuit - Draw the circuit for Voltage series amplifier and justify the type of feedback. Derive the 8. expressions for $A_{\psi}$ , $\beta$ , $R_{\psi}$ and $R_{\psi}^{'}$ for the circuit. - 9. Draw the circuit for Current series amplifier and justify the type of feedback. Derive the expressions for $|A_{\infty}|, |\beta|, |R|$ and $|R_{\infty}|$ for the direction. - Draw the circuit for Voltage shant amplifier and justify the type of feedback. Derive the 10. expressions for $A_{\nu}$ , $\beta_{\nu}$ , $R_{\nu}$ and $R_{\nu}$ for the circuit. | " | | xpressions for A | | | _ | | type of | feedback. Derive th | | |----|-----------------------------------------|---------------------------|---------------|---------------------------------------|------------|-----------------------|---------|---------------------|--| | | | м | Մ <b>ԼԾ</b> 1 | PLE CHO | ICE QU | ESTIONS | | | | | ι. | Loop | sampling is al | so ki | IOWN AS | | | | | | | | (a) | Voltage samplir | ng | | (b) | Current sam | pling | | | | | (c) | Power sampling | g | | (d) | Node sample | ng | | | | 2. | Positive feedback is also known as | | | | | | | | | | | (a) | (a) regenerative feedback | | | <b>(b)</b> | degenerative feedback | | | | | | (c) | Latop feedback | | | (d) | rétum feedback | | | | | 3. | Equation for feedback factor '\beta' is | | | | | | | | | | | (a) | $\frac{V_s}{V_f}$ | (b) | $\frac{V_{\underline{a}^{+}}}{V_{I}}$ | (c) | $\frac{V_r}{V_a},$ | (d) | $\frac{V_t}{V_a}$ | | | 4. | Wift | negative feedb | ack, | the linearit | ly of oper | ration of the | ampli | lier circuit | | | | (a) | deteriorates | (b) | improves | (0) | remian semi | e (d) | none of these | | | 5. | Expe | ression for dista | rtia | D' with n | regative 1 | leedback, wis | th Usu: | al botation is D' = | | (b) $D(1-\beta A)$ (c) $\frac{D}{1+\beta A}$ (d) D(HBA) | 6. | Expression | for densityity | y of an a | ım plifier | circuit with | negative | feedback is, | |----|------------|----------------|-----------|------------|--------------|----------|--------------| | | | | | | | | | (a) $$D = (1 - \beta A)$$ (b) $D = \frac{1}{\beta A}$ (c) $D = (1 + \beta A)$ (d) $D = \frac{1}{(1 + \beta A)}$ 7. Characteristics of ideal voltage amplifier are ... (a) $$R_i = \infty$$ , $R_a = 0$ **(b)** $$R_i = 0, R_o = 0$$ (c) $$R_1 = 0$$ , $R_2 = \infty$ (d) $$R_i = \infty$$ , $R_n = \infty$ 8. The product of feedback factor ' $\beta$ ' and amplification factor 'A' is called ... (a) return difference (b) return ratio (c) series ratio (d) shunt ratio 9. Negative series feedback voltage or current ... input resistance - (a) decreases - (b) no effect - (c) can't be said - (d) increases 10. With voltage feedback series or shunt, output ressitunce $\mathbf{R}_a$ ...... - (a) decreases - (b) increases - (c) temains same - (d) non of these # In this Chapter, - Basic principle of oscillator circuits is explained. Generation of sinusoidal waveforms by the oscillator circuits without external A.C. input is explained. - Barkhausen criteria to be satisfied for generation of oscillations is given. - R-C phase shift oscillator circuit, Hartley oscillator, Colpitts oscillator, crystal oscillator, Resonant oscillator circuits are given. ### 8.1 OSCILLATORS Oscillator is a source of AC voltage or current. We get A.C. output from the oscillator circuit. In alternators (AC generators) the thermal energy is converted to electric energy at 50Hz. In the oscillator circuits that we are describing now, the electric energy in the form of DC is converted into electric energy in the form of AC. 'Invertors' in electrical engineering convert DC to AC, but there, only output power is the criterian and not the actual shape of the wave form. An amplifier is different from oscillator in the sense that an amplifier requires some A.C. input which will be amplified. But an oscillator doesn't need any external AC signal. This is shown in Fig. 8.1 below: For an amplifier, the additional power due to amplification is derived from the DC bias supply. So an amplifier effectively converts DC to AC. But it needs AC input. Without AC input, there is no AC output. In the oscillator circuits also DC power is converted to AC. But there is no AC input signal. So the difference between amplifier and oscillator is in amplifiers circuits, the DC power conversion to AC is controlled by the AC input signal. But in oscillators, it is not so. There are two types of oscillators circuits: - 1. Harmonic Oscillators - Relaxation Oscillators. Harmonic Oscillators produce sine waves. Relaxation Oscillators produce sawtooth and square waves etc. Oscillator circuits employ both active and passive devices. Active devices convert the DC power to AC. Passive components determine the frequency of oscillators. ### 8.1.1 PERFORMANCE MEASURES OF OSCILLATOR CIRCUITS: - Stability: This is determined by the passive components. R,C and L determine frequency of oscillations. If R changes with T, f changes so stability is affected. Capacitors should be of high quantity with low leakage. So silver mica and ceramic capacitors are widely used. - Amplitude stability: To get large output voltage, amplification is to be done. - Output Power: Class A, B and C operations can be done. Class C gives largest output power but harmonics are more. - Class A gives less output power but hormonics are low. - Harmonics: Undesirable frequency components are harmonics. An elementary sinusoidal oscillator circuit is shown in Fig.8.2. Fig. 8.2 LC Tank circuit. It and C are reactive elements. They can store energy. The capacitor stores energy whenever there is voltage across its plates. Inductor stores energy in its magnetic field whenever current flows. Both C and It are lossless, ideal devices. So quality factor is infinity $\infty$ . Energy is introduced into the circuit by charging capacitor to 'V' Volts. If switch is open. C cannot discharges because there is no path for discharge current to flow. Suppose at $t = t_{ij}$ , switch 'S' is closed. Then current flows. Voltage across L will be V. At $t = t_{ij}$ , the Voltage across C is V volts. When switch is closed, current flows. So the charge across Capacitor C decreases. Voltage across C decreases, as shown in the waveform. So as the energy stored in Capacitor decreases, the energy stored in inductor L increases, because current is flowing through 1. Thus total energy in the circuit remains the same as before. When V across C becomes 0, current through the inductor is maximum. When the energy in C is 0, energy in L is maximum. Then the current in L starts charging C in the opposite directions. So at $t = t_1$ current in L is maximum and for $t \ge t_1$ , the current starts charging C in the opposite direction. So V across C becomes negative as shown in the wavefrom. Thus we get sinusoidal oscillations from LC circuit. Fig. 8.3 Waveform. Thus we are getting sinusoidal variations without giving any one input. What we have done is depositing some charge on C, so that the circuit operates on its own. But why should we get sinusoidal wave and not triangular or square wave? Sinusoidal function is the only function that satisfies the conditions governing the exchange of the energy in the circuit. But the above circuit is not a practical circuit. Because we have to take output from the circuit: i.e. energy has to be extracted, from the circuit. As we draw energy from the circuit, the energy stored in C and L decreases. So output also decreases or the voltage across C and L decreases so we get damped oscillation as shown below. Fig. 8.4 Damped oscillations. The energy lost by the elements must be replenished, so that oscillations are obtained continuously. If a negative resistance R is connected in the circuit, it replenishes, whatever energy that is lost in the circuit. Certain devices like tunnet diode. UJT, etc., exhibit -ve resistance. The energy supplied by the -ve resistance to the circuit actually comes from the DC bias supply. Fig. 8.5 Amplifier response. Another method of producing sinusoidal oscillations is: Suppose we have an amplifier with gain $A_V$ and phase shift $180^0, A_V >> 1$ . If we connect $V_0$ through a feedback network to $V_1$ as shown in Fig.8.6 so that after feedback, the feedback signal $V_N = V_1$ , and also, the feedback network provides $180^0$ , phase shift, after feedback the feedback signal $V_N$ will be removed. Thus, without any input we get sinusoidal output. Fig. 8.6 Feedback network. $V_i$ is provided from the feedback signal of $V_\alpha$ itself. To get initially Vo, the noise signal of transistor after switching itself is sufficient. Thus without external AC input we get sinusoidal oscillators. $$\begin{split} \beta_{v} & \times \frac{V_{v}}{V_{v}}, \\ A_{v} &= \frac{V_{v}}{V}, \\ V_{x} &= V_{r} \\ \beta, A_{v} &= \frac{V_{v}}{V_{v}} \times \frac{V_{v}}{V_{v}} \\ &= \frac{V_{v}}{V_{v}} \quad \text{or} \quad V_{v} = V_{v} \\ \beta, A_{v} &= 1 \end{split}$$ Total phase shift = $360^{\circ}$ (180 ± 180). Therefore, to get sustained oscillations. - The loop gain must be unit 1. - Total Loop phase shift must be 0<sup>n</sup> or 360<sup>n</sup>. (Amplifier circuit produces 180<sup>n</sup> phase shift and feedback network another 180<sup>n</sup>. ## 8.2 SINUSOIDAL OSCILLATORS Figure 8.7 shows an amplifier, a feedback network and input mixing circuit not yet connected to form a closed loop. The amplifier provides an output signal $X_{\rm q}$ as a consequence of the signal $X_{\rm p}$ applied directly to the amplifier input terminal. Output of feedback network Fig. 8.7 Block schematic. is $X_a = \beta X_a = A \beta X_a$ and the output of the mixing circuit, is $$\chi'_{\rm c}=-X_{\parallel}=-A\beta X_{\rm c}$$ theopigans, $$=\frac{X_{\rm c}}{X_{\rm c}}\frac{-A\beta X_{\rm c}}{X_{\rm c}}-\beta A.$$ If $|X_1'|$ were to be identically equal to $X_1$ , input signal, $-\beta A$ should be -1, so the output will be $X_0$ , even if the input source is removed. The condition that $-\beta A = 1$ means, the loop gain must be 1. ### 8.3 BARKHAUSEN CRITERION We make an asssumption that the circuit operates only in the linear region, and the amplifier feedback network contains reactive elements. For a sinusoida! wave form, if $X_i = X_i^*$ , the amplitude. phase and frequency of $X_i$ and $X_j$ , be identical. The frequency of a sinusoidal oscillator is determined by the condition that loop goin, Phase shift is zero at that frequency. For oscillator circuits positive feedback must be there i.e., $V_{\rm f}$ must be in phase with $V_{\rm f}$ to get added to $V_{\rm f}$ . When active device BJT or FET gives $180^{9}$ phase shift, the feedback network must produce another $180^{9}$ phase shift so that net phase shift is $0^{9}$ or $360^{9}$ and $V_{\rm pks}$ in phase with $V_{\rm f}$ to make it positive feedback. Oscillations will not be sustained if, at the oscillator frequency (he magnitude of the product of the transfer gain of the amplifier and of $\beta$ are less than unity. The conditions – $A\beta = 1$ is called **Barkhausen** criterion i.e. $|\beta A| = 1$ and phase of $-A\beta = 0$ . But $$A_1 = \frac{A}{1 + \beta A} : H^r \beta A = -1 : \text{than } A_4 \to \infty$$ which implies that, there exists an output voltage even in the absence of an externally applied voltage. A 1-V signal appearing initially at the input terminals with after a trip around the loop and back to the input terminals, appear there, with an amplitude larger than 1V. This larger voltage will then reappear as a still larger voltage and so on So if $|\beta A|$ is larger than 1, the amplitude of oscillations will continue to increase without limit. But practically, to limit the increase of amplitude of oscillations, nonlinearity ability of the circuit will be set in. Though a circuit has been designed for $|\beta A| = 1$ , since circuit components and transistor change characteristics with age, temperature, voltage etc. $|\beta A|$ will become larger or smaller than 1.1f $|\beta A| < 1$ , the oscillations will stop. If $|\beta A| > 1$ , the amplitude practically will increase. So, to achieve a sinusoidal osciallation practically $|\beta A| > 1$ to 5%, so that with incidental variations in transistor circuit parameters, $|\beta A|$ shall not fall below unity The type of noise in electronic circuits and the causes are : - 1. Johnson noise or Thermal Noise: Due to temperature. - Schottky noise or Shot noise: Because of variation is concentration in the Semiconductor Devices. ## 8.4 R - C PHASE-SHIFT OSCILLATOR (USING JEET). This is voltage series feedback. FET amplifier is followed by three cascaded arrangements of a capacitor C, resistor R. The output of the last RC combination is returned to the gate. This forms the feedback connection. The FET amplifier shifts the phase of voltage appearing at the gate by $180^\circ$ . The RC network shifts the phase by additional amount. At some frequency, the phase-shift introduced by this network will be exactly $180^\circ$ . The total phase-shift at this frequency, from the gate around the circuit and back to the gate is $+180-180-0^\circ$ . At this particular frequency, the circuit will oscillate. (Fig. 8.8). Fig. 8.8 JFET R - C phaseshift oscillator circuit. ∴ At that frequency, $V_r = -V_r$ $\Rightarrow$ 180° out of phase. ۲. The equivalent circuit is, show below in Fig. 8.9. Fig. 8.9 Equivalent circuit. The transformation of RC net work is $$\frac{V_f}{V_o} = -\beta;$$ $\therefore$ $\beta = \frac{V_f}{V_0}$ and $V_f = -V_f$ $$\beta = \frac{V_f'}{V_n} = \frac{1}{1 - 5\alpha^2} \cdot \frac{1}{j(6\alpha - \alpha^3)}$$ where $\alpha = \frac{1}{\omega RC}$ . The phase-shift of $\frac{V_{\rm f}}{V_{\rm o}}$ is 180%, for $\alpha^{-2} = 6$ or $\beta$ must be real. Therefore $|j|(\delta|\alpha|-\alpha|^3)\equiv 0$ . $$f=\frac{1}{2\pi RC\sqrt{6}},\quad \forall \quad 6=\frac{1}{\omega^2R^2C^2},$$ $$\omega^2=\frac{1}{6R^2C^2},$$ $$f=\frac{3}{2\pi RC\sqrt{6}},$$ when $$\alpha^2=6,-\beta=\frac{1}{1-5\times 6-5(6\alpha-6\alpha)}=\frac{-1}{29},$$ or $$\beta=\frac{1}{29}.$$ In order that $|\beta A|$ is not less than unity, A should be at least |29|. So select F.E.T whose $\mu$ is at least 29. # 8.4.1 TO FIND THE β OF THE RC PHASE-SHIFT NETWORK (JFET) Each RC network introduces a phase-shift of $60^{\circ}$ . Therefore, total phase-shift = $180^{\circ}$ . (See Fig.8.10). Fig. 8.10 R C phase shift network. $$V_{rh} \circ I_r$$ , $R = \dots (1)$ $$I_2 . R = \frac{I_1}{i\omega C} + I_1 . R$$ ....(2) $$I_{1}.R = \frac{\left(I_{\frac{1}{2}} + I_{1}\right)}{\left(\omega C\right)} + I_{1}.R \qquad ... (3)$$ $$V_{e} = \frac{\left(I_{1} + I_{2} + I_{3}\right)}{j\omega C} + I_{3}R \qquad .....(a)$$ But. $$\mathbf{I}_{3}.\mathbf{R} = \frac{\left(\mathbf{I}_{2} + \mathbf{I}_{1}\right)}{\mathrm{j}\omega\mathbf{C}} + \mathbf{I}_{3}.\mathbf{R}$$ $$I_2 .R = \frac{J_1}{j\omega C} + I_1.R$$ $$I_1 R = V_{\Gamma D}$$ $$I_{q}.R = \frac{\left(I_{q} + I_{q}\right)}{j\omega c} + \frac{I_{q}}{j\omega c} + V_{pc}.$$ By substituting 1, 2, and 3 in (a) we get, $$\mathbf{V}_{n} = \frac{(\mathbf{I}_{1} + \mathbf{I}_{2} + \mathbf{I}_{3})}{\mathbf{j}\omega c} + \frac{(\mathbf{I}_{2} + \mathbf{I}_{1})}{\mathbf{j}\omega c} + \frac{\mathbf{I}_{1}}{\mathbf{j}\omega c} + \mathbf{V}_{m}.$$ $$V_{a} = \frac{3l_{1}+2l_{2}}{j\omega c}+l_{3}+V_{6}.$$ ....(b) To eliminate $l_1$ , $l_2$ , and $l_3$ , $$I_1 = \frac{V_6}{\mu} \qquad ....(e)$$ $$I_2 = \frac{I_1}{\text{jmcR}} + I_1 = \frac{V_{fb}}{\text{jmcR}^2} + \frac{V_{fb}}{R}$$ $$I_2 = V_{fb} \left( \frac{1}{R} + \frac{1}{J\omega CR^2} \right) \qquad \dots (d)$$ $$I_3 = \frac{\left(I_2 + I_1\right)}{3\omega CR} + I_3$$ $$I_{1} = \frac{V_{0}}{j\omega cR} \left( \frac{2}{R} + \frac{1}{j\omega cR^{2}} \right) + V_{0} \left( \frac{1}{R} - \frac{1}{j\omega CR^{2}} \right) \qquad .....(e)$$ Substitute c, d, and c equation in (b) and simplify $$\begin{split} V_{u} &= \frac{3V_{fb}}{R(j\omega c)} + \frac{2V_{fb}}{j\omega c} \bigg( \frac{1}{R} + \frac{1}{j\omega cR^{2}} \bigg) + \frac{V_{fb}}{(j\omega c)^{2}R} \bigg( \frac{2}{R} + \frac{1}{j\omega cR^{2}} \bigg) \\ &+ \frac{V_{fb}}{j\omega c} \bigg( \frac{1}{R} + \frac{1}{j\omega cR^{2}} \bigg) + V_{fb} \end{split}$$ ٠. $$\begin{split} \frac{V_o}{V_{th}} &= \frac{1}{\beta} = 1 + \frac{5}{\alpha^2 c^2 R^2} + J \left( \frac{1}{\alpha^3 C^3 R^3} + \frac{6}{\omega C R} \right) \\ 1,et, & \alpha &= \frac{1}{\omega C R} \\ & \frac{1}{\beta} = 1 + 5\alpha^2 + j(\alpha^3 + 6\alpha) \\ er & \beta &= \frac{1}{1 + 5\alpha^2 + j(6\alpha + \alpha^3)} \\ \beta &= 1 \end{split}$$ But $\beta$ is a complex number. Therefore equating imaginary part to zero. $$6\alpha - \alpha^{3} = 0.$$ $$6\alpha - \alpha^{3} = 0.$$ $$6\alpha = \alpha^{3}, \text{ or } \alpha = \sqrt{6}.$$ $$\alpha = \frac{1}{\omega CR}.$$ $$\frac{1}{\omega CR}. = \sqrt{6}.$$ or $$\omega = \frac{1}{\sqrt{6CR}}$$ $$\sigma = \frac{1}{\sqrt{6CR}}$$ The gain A, corresponding to this frequency will be 29. ## 8.5 TRANSISTOR RC PHASE-SHIFT OSCILLATOR For transistor direuit, voltage shunt feedback is employed, because the input impedance of transistor is small. If voltage series feedback is employed, the resistance of feedback network will be shunted by the low 'R' of the transistor. (Fig. 8.11(a) and Fig.8.11(b)). Fig. 8.11 Transistor phase shift oscillator. The value of $R_3 - R - R_6$ , where $R_1 \sim h_{in}$ the input resistance of transistor. $\sim$ The three RC sections of the phase-shifting network are identical R<sub>1</sub> R<sub>2</sub> and R<sub>2</sub> are biasing resistors. The feedback current $x_i = -1$ , input current $x_i = 1$ , (Negative sign is because it is negative feedback) $$\therefore$$ Loop current gain $=\frac{-x_f}{x_i}=\frac{I_f}{I_h}$ By writing K V L for the three nodes, $\frac{I_3}{I_1}$ can be found out. Fig. 8.12 R - C Equivalent circuit. **Loop 1** : $$(R_C + R - \frac{j}{\omega_C}) I_1 - R I_2 = -h_{f_C} I_6 R_C$$ ....(1) **Loop 2**: $$-RI_1 + (2R - \frac{j}{mc})I_2 - RI_3 = 0$$ ....(2) Loop $$J : -Rl_2 + (2R - \frac{j}{\omega c}) l_3 = 0$$ ....(3) By taking 'R' as common, the modified given by equations are $$\left(\frac{\mathbf{R}_C}{\mathbf{R}} + \mathbf{I} - \frac{\mathbf{j}}{\omega_{\mathbf{R}C}}\right) \mathbf{1}_1 - \mathbf{I}_2 = -\mathbf{h}_{\mathbf{fe}} \mathbf{I}_{\mathbf{b}} \frac{\mathbf{R}_C}{\mathbf{R}} \qquad ....(4)$$ $$-\mathbf{j}_1 + \left(2 - \frac{\mathbf{j}}{\omega RC}\right)\mathbf{I}_2 - \mathbf{I}_3 = 0$$ .....(5) $$-I_2 + \left(2 - \frac{j}{\omega RC}\right)I_2 = 0 \qquad ....(6)$$ Let $\frac{R_G}{R} = K$ and $\alpha = \frac{1}{\cos R}$ , the equations are $$-I_1 + (2 - j\alpha)I_2 - I_3 = 0$$ ....(8) $$-I_2 + (2 - j\alpha)I_3 = 0 \qquad ....(9)$$ $$\begin{bmatrix} 1+k-j\alpha & -1 & 0 & \frac{1}{3} \begin{bmatrix} I_1 \\ I_2 \end{bmatrix} \\ -1 & 2-j\alpha & -1 \\ 0 & -1 & 2-j\alpha \end{bmatrix} \begin{bmatrix} I_1 \\ I_2 \end{bmatrix} = \begin{bmatrix} -h_2 I_3 k \\ 0 \\ 0 \end{bmatrix}$$ $$I_2 = \frac{i}{\Delta} \begin{vmatrix} 1-k-j\alpha & -1 & -h_{fe} I_5 K \\ -1 & 2-j\alpha & 0 \\ 0 & -1 & 0 \end{vmatrix} = \frac{1}{\Delta} \begin{bmatrix} -h_{fe} I_5 K \end{bmatrix}$$ $$\Delta = \begin{bmatrix} 1+K-j\alpha \end{bmatrix} \begin{bmatrix} (2-j\alpha)^2 - 1 \end{bmatrix} = \begin{bmatrix} -(2-j\alpha)J \\ = [1+K-j\alpha] \begin{bmatrix} (2-j\alpha)^2 - 1 \end{bmatrix} = \begin{bmatrix} -(2-j\alpha)J \\ = [1+K-j\alpha] \begin{bmatrix} (4-\alpha^2-j4\alpha-1]-2+j\alpha \\ = -j\alpha^3-j6\alpha-j4K\alpha-5\alpha^2-\alpha^2K+3K+1 \end{bmatrix}$$ $$\Delta = -(5+K)\alpha^2+3K+1+j[\alpha^3-(6+4K)\alpha]$$ $$\therefore I_3/I_5 = \frac{-h_{fe} K}{-(5+K)\alpha^2+3K+3K+1+j[\alpha^3-(6+4K)\alpha]} \qquad .....(10)$$ The Barkhausen condition that the loop gain $\frac{l_j}{l_s}$ phase shift must equal zero. The phase shift equals zero provided imaginary part is zero. Hence $$\alpha^{3} - (6 + 4K) \alpha$$ $\alpha^{2} = 6 + 4K$ $\alpha = \sqrt{6 + 4K}$ $\alpha = \frac{1}{66KC}$ , $\alpha = \frac{1}{8C\sqrt{6 + 4K}}$ Since .. The frequency of oscillation f is given by $$f = \frac{1}{2\pi RC\sqrt{6 \cdot r} \cdot 4K} \qquad \dots (11)$$ For mantaining the oscillations at the above frequency, $|\mathbf{l_3}| / |\mathbf{l_b}| \ge 1$ $$\begin{aligned} &\left| \frac{l_3}{l_6} \right| = \left| \frac{-h_{fe} K}{(-(5+K)(6+4K)+3K+1)} > 1 \\ &\left| -h_{fe} K \right| > \left| -(5+K)(6+4K)+3K+1 \right| \\ &\left| -h_{fe} K \right| > \left| -4K^2 - 22K - 29 \right| \\ &h_{fe} K > 4K^2 + 23K + 29 \\ &h_{fe} > 4K + 23 = \frac{29}{V} \end{aligned} .....(12)$$ To determine the minimum value of $h_{f_{e^i}}$ the optimum value of K should be determined by differentiating $h_{f_{e^i}}$ w.r.s K and equate it to zero. $$\begin{split} \frac{dh_{fe}}{dk} &\ge \frac{d}{dk} \left( 4K + 23 - \frac{29}{K} \right) \\ 0 &\ge 4 - \frac{29}{K^2} \\ \therefore K^2 &\le \frac{29}{4} \,, \qquad \therefore K \le 2.7 \end{split} \tag{13}$$ Substitute the optimum K = 2.7 in eq. (12) $$\mathbf{h}_{te} \ge 4 \times 2.7 \pm 21 \pm \frac{29}{2.7}$$ $\pm \mathbf{h}_{te} \ge 44.5$ ....(14) The BJT with a small-signal common-emitter short-circuit gain $h_{\rm fe}$ less than 44.5 cannot be used in this phase shift oscillator. In R. C phase shift oscillator circuit, each RC network produces 600 phase shift. Thus 3 sections produce the required 1800 phase shift. If there are 4-vections, each sections must produce 450 phase shift. But more number of components are to be used. If only 2 sections are these, 900 phase shift must be produced, which is not possible for practical R-C network. ## 8.6 A GENERAL FORM OF LC OSCILLATOR CIRCUIT Many Oscillator Circuits fall in to the general form as shown in Fig.8.13 (a) and (b) Fig. 8.13 General form of oscillator circuit The active device can be FET, transistor or operational amplifier, Fig.8 13(b) shows the equivalent circuit using an amplifier with negative gain $A_{\rm c}$ and output resistance $R_{\rm o}$ . This is Voltage Series Feedback. ### 8.7 LOOP GAIN $$\beta \equiv -\frac{V_j}{V_j}$$ $$\beta = \frac{-V_f}{V_o} = -\frac{Z_f}{Z_f + Z_t}$$ The load impedance. $Z_L = (Z_R \text{ in series with } Z_L)$ parallel with $Z_L$ . $R_R$ is the output resistance.(See Fig. 8.14). Fig. 8.14 Potential divider network. Gain without feedback $$A = \frac{A_{y}.Z_{1}}{Z_{1} + R_{0}}$$ $$= \beta A = \frac{-A_{y}.Z_{1}Z_{2}}{(Z_{1} + R_{0})(Z_{1} + Z_{2})}; \ Z_{1} = \frac{Z_{2}(Z_{1} + Z_{1})}{Z_{2} + Z_{1} + Z_{2}}$$ $$= \frac{-A_{y}.Z_{2}(Z_{1} + Z_{2})Z_{2}}{(Z_{1} + Z_{2})(Z_{1} + Z_{2})}$$ $$= \frac{-A_{y}.Z_{2}(Z_{1} + Z_{2})Z_{2}}{(Z_{1} + Z_{2} + Z_{2}) + R_{0}(X_{1} + Z_{2})}$$ $$= \beta A = \frac{-A_{y}.Z_{1}(Z_{1} + Z_{2} + Z_{2})}{R_{0}(Z_{1} + Z_{2} + Z_{2}) + Z_{0}(Z_{1} + Z_{2})}$$ If the impedances are pure reactances, then $Z_1 = j|x_1, Z_2 = jx_2; Z_4 = jx_1$ $$- A \beta = \frac{A_x X_1 X_2(j)^2}{j R_x (X_1 + X_2 + X_3) - X_2 (X_1 + X_3)}$$ If $\beta A = 1$ , or for zero phase-shift, imaginary part must be zero. $$\begin{split} jR_o\left(X_1+X_2+X_3\right) &= 0,\\ X_1+X_2+X_3 &= 0\\ &= A\beta = \frac{A_xX_1}{-X_2(X_1+X_3)} = -\frac{A_xX_1}{X_1+X_3}\\ But &= X_1+X_2+X_1 = 0 \quad \text{if } X_1+X_2 = X_2\\ &= -A\beta + \frac{A_xX_1}{X_1}. \end{split}$$ ... – $A\beta$ must be positive, and at least unity in magnitude. Than $X_1$ and $X_2$ must have the same sign. So if $X_1$ and $X_2$ are capacitive, $X_3$ should be inductive and vice versa. If $X_1$ and $X_2$ are capacitors, the circuit is called *Colpitts Oscillator (Fig. 8.15(a))* If $X_1$ and $X_2$ are inductors, the circuit is called *Hartely Oscillators (Fig. 8.15(b))* (a) Colpitts osciliator (b) Hartely oscillator circuit Fig. 8.15 ## 8.7.1 FOR HARTELY OSCILLATOR Condition for oscillations, $X_1 + X_2 + X_3 = 0$ . where $$X_1 = j\omega L_1$$ , $X_2 = j\omega L_2$ ; $X_3 = +\frac{1}{j\omega C}$ $$j\omega L_1 + j\omega L_2 + \frac{1}{j\omega C} = 0 \text{ or } \omega L_1 + \omega L_2 = \frac{1}{\omega C}$$ $$\omega^2(L_1 + L_2) = \frac{1}{C} : \frac{1}{\sqrt{(L_1 + L_2)C}} = \omega$$ $$f = \frac{1}{2\pi\sqrt{(L_1 + L_2)C_3}}$$ ### 8.7.2 For Colpitts Oscillator $$X_1 = -\frac{j}{\omega C_1}; \quad X_2 = \frac{-j}{\omega C_2}; \quad X_3 = j\omega L.$$ $X_1 + X_2 + X_3 = 0;$ $\frac{-j}{\omega C_1} - \frac{-j}{\omega C_2} + j\omega L = 0$ or where $$\begin{aligned} \omega L &= \frac{1}{\omega C_1} + \frac{1}{\omega C_2}, \\ \omega L &= \frac{\omega C_2 + \omega C_1}{\omega C_1 C_2} = \frac{C_2 + C_1}{\omega C_1 C_2}, \text{ or } \omega \in \left(\frac{1}{\sqrt{L_1}} \sqrt{\frac{C_2 + C_1}{C_1 C_2}}\right) \\ f &= \frac{1}{2\pi \sqrt{L C_1}} \\ C_1 &= \frac{C_1 C_2}{C_1 + C_2} \end{aligned}$$ # 8.8 WIEN BRIDGE OSCILLATOR In this circuit, a balanced bridge is used as the feedback network. The active element is an operational amplifier. It employs lead-lag Network, Frequency $f_0$ can be varied in the ratio of 10: I compared to 3: 1 in other oscillator circuits. External voltage V<sub>a</sub>\* is applied between 3 and 4, as shown in Fig. 8.16. Fig. 8.16 Wien bridge oscillator circuit. To find loop gain, - βA, (-sign because phase-shift feedback) Frequency variation of 10 -1 is possible in Wein Bridge compared to 3 -1 in other oscillator aircuits Leop gam $\begin{aligned} V_n &= A_n V_n(V_n) \text{ is } (V_2 + V_3); \ V_n + V_1, \\ &= \frac{V_n}{V_n} + \frac{A_N V_n}{V_0} = -\beta A & .....(1) \\ V_1 \text{ and } V_2 \text{ are auxillary voltages}, V_n + V_3 + V_3, \\ &= \beta + \frac{V_1}{V_0} + V_2 + V_3 + A = A_3, \\ &= \beta = \frac{V_1}{V_0} + \frac{V_2 + V_3}{V_0} + \frac{V_2 + V_3}{V_0} + \frac{V_2}{V_0} + \frac{R_1}{V_0} + \frac{R_2}{V_0} + \frac{R_1}{V_0} + \frac{R_2}{V_0} \frac{R_2$ Fig. 8.18 # 8.9 EXPRESSION FOR f Fig. 8.19 Wien Bridge oscillator circuit. $$\begin{split} \Gamma_{-} &= \frac{\left(R - \frac{1}{j\omega c}\right)}{\Gamma\left(1 - j\omega cR\right)} - \frac{\Gamma_{2}R_{+}}{\Gamma_{3}R_{+}} \\ R_{+} &= \frac{\left(R \cdot R + \frac{R_{+}}{j\omega C}\right)(1 + j\omega CR)}{R} \,; \end{split}$$ ٠. $$\begin{split} R_1 R &= \left( R_2 R + \frac{R_2}{j \omega C} \right) \left( 1 + j \omega C R \right) \\ R_2 \cdot R &+ \frac{R_2}{j \omega C} = \left( \frac{R_1 R}{1 + j \omega C R} \right) \\ \{ (R R_2) \left( j \omega C \right) + R_2 \} R_2 j \omega C R - \omega^2 C^2 R^2 R_2 = R_1 R j \omega C \\ (R_1 R_2) \left( j \omega C \right) + R_2 + R_2 j \omega C R - \omega^2 c^2 R^2 R_2 = R_1 R j \omega C \end{split}$$ Equating imaginary parts, $$\mathbf{R}_1 \mathbf{R}_2 \omega \mathbf{C} + \mathbf{R}_2 \omega \mathbf{C} \mathbf{R} = \mathbf{R}_1 \mathbf{R} \omega \mathbf{C}$$ Equating real parts. $$A = 1 + \frac{R_1}{R_2} + \frac{C_1}{C_2}, \quad R_7 = \omega^2 C^2 R^2 R_7$$ $$\omega^2 - \frac{1}{C^2 R^2} \quad \text{or} \quad f - \frac{1}{2\pi RC}$$ $$R_1 = \frac{R_2 R}{R} - \frac{R_3}{j\omega CR} + j\omega CRR_2 + R_2$$ $$2R_2 = R_1 \quad \text{or} \quad \begin{bmatrix} R_1 & 1 \\ R_1 + R_2 & 3 \end{bmatrix} \quad \text{So the minimum gain of the amplifier must be 3.}$$ $$\frac{-R_4}{\omega CR} = \omega CRR_4$$ $$\omega^2 = \frac{1}{(RC)^2}; \quad \text{or} \quad f = \frac{1}{2\pi RC}$$ This is the frequency at which the circuit oscillates. Continuous variation of frequency is accomplished by using the capacitors 'C'. #### 8.10 THERMISTOR Conductivity of Germanium and Si increases with temperature. A semiconductor when used in this way, taking advantage of this property is called a *Thermistor*. Ex : NiO, Mn<sub>2</sub>O<sub>3</sub> etc. These are used for temperature compensation in oscillator circuits. ### 8.11 SENSISTOR A heavily doped semiconductor can exhibit a positive temperature coefficient of resistance because under heavy doping, semiconductor acquires the properties of a metal. So R increases because mobility decreases. Such a device is called *Sensistor*. These are also used for temperature compensation like thermistors. ### 8.12 AMPLITUDE STABILIZATION The amplitude of oscillations can be stabilized by replacing $R_2$ with a senistor. If $\beta$ is fixed, as A increases, amplitude of oscillations increases. If a senistor is introduced, as its 'R' changes with temperature, it changes $\beta$ , so that $\beta A$ is always constant, (when A changes). By equating the imaginary part to zero we get $$f \sim \frac{1}{2\pi |RC|\sqrt{6+4K}}$$ where $K = \frac{R_C}{R}$ Forward Current Gaia $$h_{fe} = 4k + 23 + \frac{29}{K}$$ . Practically RC phase-shift oscillators can be used from several hertz to several hundred kilohertzs, in the mega hertz range, tuned LC circuits are more advantageous. Frequency of oscillators can be changed by changing R and C. Amplitude of oscillations will not vary if any C is varied, because $X_{\rm C}$ varies, but the imaginary part will be zero. Phase-shift oscillator is operated in class A in order to keep distortion minimum. #### 8.13 APPLICATIONS Elevation levelling systems, Burglar detection: frequency of oscillators change as a result of local disturbance. The change in frequency causes further electronic action or alarm signal. ### 8.14 RESONANT CIRCLIT OSCILLATORS Initial transient due to switching will initiate electrical signals. These are feedback to the transistor as input. The input is amplified and obtained as output. Oscillations are sustained. Output is coupled to the base of transistor through $\mathbf{1}_{11}$ $\mathbf{1}_{11}$ is a transformer R represents the resistance in series with the winding in order to account for the losses in the transformer shown in Fig. 8.20. If 'r' is very small, then at $\omega = \frac{1}{\sqrt{1.0}}$ the Z is purely resistive. Then voltage drop across inductor is 180° out of phase with the applied input voltage to the FET. If the direction of winding of the secondary connected to the gate is such that it introduces another 180° phase-shift, the total phase-shift is zero. Fig. 8.20 Resonant circuit oscillator. The ratio of the amplitude of secondary to the primary voltage is M/L where M is the inductance. i.e., $$\frac{V_t}{V_0} = \frac{M}{L} = \beta$$ Voltage gain $$A_v = \mu$$ $$\beta A_v = -1$$ $$-\mu \beta = -1;$$ $$\mu = \frac{1}{\beta}$$ $$\mu = \frac{L}{M}$$ $$\mu = 1/M$$ If we consider resistance 'r' also, $\omega^2 = \frac{1}{LC}(1 + \frac{r}{\tau_0})$ ### 8.15 CRYSTAL OSCILLATORS When certain solid materials are deformed, they generate within them, an electric charge. This effect is reversible in that, if a charge is applied, the material will mechanically deform in response. This is called *Piezoelectric effect*. Naturally available materials: 1. Quartz 2. Rochelle salt, Synthetic materials: 1. Lithium sulphate 2. Ammonium-di-hydrogen phosphate, PZT (Lead Zirconate Titanate), BaTiO<sub>1</sub> (Barium Titanate). If the crystal is properly mounted, deformations take place within the crystal, and an electro-mechanical system is formed which will vibrate when properly excited. The resonant frequency and Q depend upon crystal dimensions etc. With these, frequencies from few KHz to MHz and Q in the range from 1000s to 100,000 can be obtained. Since Q is high, and for Quartz, the characteristics are extremely stable, with respect to time, temperature etc., very stable oscillators can be designed. The frequency stability will be $\pm$ 0.001%. It is same as $\pm$ 10 parts per million (10 ppm). The electrical equivalent circuit of a crystal is as shown in Fig. 8.21. L,C,R are analogous to mass, spring constant, and viscous damping factor of the mechanical system. Fig. 8,21 Values for a 90 kHz crystal are 1.—137 H, C = 0.023pF; R = 15k $\Omega$ corresponding to Q = 5.500. The dimension of a crystal will be 30 × 4 ×1.5 mm, C is the electostatic capacitance between electrodes with the crystal as a dielectric |C| = 3.5 pF and is larger than C. When the crystal slabs are cut in proper directions, with regard to the crystal axis, a potential difference exists between the faces of the crystal slab when pressure is brought to bear on them. And if the slab is placed in an electrostatic field, the slab undergoes deformation. (Fig. 8.22). If the electric field is an alternating one, with a frequency which sets the slab into mechanical resonance, the slab will physically vibrate vigorously. Such a crystal can be employed to maintain an escillation of great frequency stability. When the L.C. circuit in the plate circuit is tuned close to the crystal resonant frequency, steady oscillations will be established. These are maintained by C whose oscillations value is small. By placing crystal between the gate and source, of the FET amplifier, and feeding back a small A.C. voltage from the output, to keep crystal vibrating, the circuit becomes an oscillator with precise stability. Accuracy > 0.01% if range is 0.1 to 20 MHz. By keeping crystal in an even, accuracy can be improved to 0.001%. Fig. 8.22 Crystal oscillator circuit. # 8.16 FREQUENCY STABILITY It is a measure of the ability of the circuit to maintain exactly the same frequency for which it is designed over a long time interval. But actually in many circuits the 'f' will not remain fixed but it drifts from the designed frequency continuously. This is because of variations of number of parameters, circuit components, transistor parameters, supply voltages temperature, stray capacitances etc. In order to increase the stability the factors which effect the 'f' largely should be taken care of If 'f' depends only on R and C high precision R and C should be employed. Also temperature compensating elements are to be employed. Effect of temperature on inductors and capacitors amounts to more than 10 parts per million per degree change. Crystal will have mass, elasticity and damping. Crystal will have very high mass to elastic ratio $\left(\frac{L}{C}\right)$ and to a high ratio of mass to damping (high Q). Its value is of the order of 10,000 to 30,000. The crystal is coupled with external C, and the LC discuit oscillates. In the oscillator circuits, instead of external L and C, crystal is connected i.e. crystal L and C are being used. So f is fixed by crystal itself. f will not vary with temperature. To change f another crystal is used. ## 8.17 FREQUENCY OF OSCILLATIONS FOR PARALLEL RESONANCE CIRCUIT $$Z = \frac{\left(R - j\omega C\right) \times \frac{1}{j\omega C}}{\left(R + j\omega C\right) + \frac{1}{j\omega C}} = \frac{R + j\omega C}{\left(1 - \omega^2 LC\right) + j\omega RC}$$ $$Y_1 = \frac{1}{R + j\omega C} = \frac{R - j\omega C}{R^2 + \omega^2 C^2}$$ $Y_2 = j\omega C$ $$Total \, admittance \quad |\mathbf{Y} = \mathbf{Y}_1 + \mathbf{Y}_2| = \frac{1}{|\mathbf{R}|^2 + \omega^2 |\mathbf{C}|^2} + J \left( \frac{\omega \mathbf{C}}{|\mathbf{R}|^2 + \omega^2} \frac{\mathbf{C}}{|\mathbf{C}|^2} + \omega \mathbf{C} \right)$$ At resonance, imaginary part is zero $$= \frac{\omega_2}{R^2 + \omega^2} \frac{1}{C^2} = \omega C \text{ or } \frac{L}{C} = R^2 + \omega^2 C^2$$ $$\omega^2 C^2 = \frac{L}{C} - R^2 \text{ or } \omega^2 = \frac{1}{LC} - \frac{R^2}{L^2}$$ $$f = \frac{1}{2\pi} \sqrt{\frac{1 - \mathbf{R}^2}{1 - \mathbf{C} - \mathbf{L}^2}}$$ This is the expression for frequency of oscillations. Amplitude of oscillator will be very small (v is Less) for series resonance circuit. So parallel tuned circuits are employed. ### 8.18 1-MHz FET CRYSTAL OSCILLATOR CIRCUIT In the basic configuration of oscillator circuit, OΓ $$Z_1 \cdot Z_2 + Z_3 = 0.$$ $Z_1$ is crystal $Z_2$ is L and C combination. $Z_3$ is $C_{\rm gd}$ . The frequency of oscillator essentially depends up on crystal only as shown in Fig. 8.23. $Z_2$ and $Z_3$ values are insignificant compared to $Z_1$ of the crystal. Therefore the stability is high. Fig. 8.23 Crystal oscillator circuit. When electrical input is given, mechanical vibrations are set in the crystal, due to piezoelectric effect. But the crystal is being considered as an inductor capacitor combination only. So it acts like a Z-R<sub>o</sub> L. C combination. Frequency of oscillations depend only on crystal. Other L and Cs are insignificant, as their values are less compared to L. C and R of the crystal. #### **SUMMARY** - Oscillators generate A.C. output without external A.C input by using Noise A.C signal generated in switching. D.C power from V<sub>ov</sub> or V<sub>op</sub> is converted to A.C. power. The range of frequency signals generated by the circuit can be high and output power is small. - For sustained oscillations, the conditions known as Barkhausen criterion to be satisfied are (i) |βA<sub>i</sub> ≥ 1 (ii) Total loop phase shift must be 0° or 360° (or phase shift of feedback network must be 180° when the amplifying device produces another 180°). - In the case of JFET, R C phase shift oscillator circuit, $f_0 = \frac{1}{2\pi RC \sqrt{6}}$ - In the case BJT, R C phase shift oscillator circuit, $f_0 = \frac{1}{2\pi RC\sqrt{6+4k}}$ where $K = \frac{R_s}{R}$ - For Hartley oscillator circuit which employs two inductors and one capacitor in the feedback network is, $f_0 = \frac{1}{2\pi\sqrt{(L_1 L_2)C_3}}$ For Colpitts ascillator circuit with two capacitors and one inductor in the feedback. $$\mathrm{network}, f_a = \frac{1}{2\pi} \cdot \frac{1}{\sqrt{\Gamma_a}} \cdot \sqrt{\frac{C_a + C_a}{C_1}C_2}$$ - For Wein Bridge oscillator circuit, the minimum gain of amplifier must be 3. It can produce variations in f<sub>0</sub> in the ratio of 10: 1 compared to a variation of 3: 1 in other types of oscillator circuits. - Thermistors with (NTCR) and sensistor with positive temperature coefficient of resistance (PTCR) are used for frequency stability in oscillator circuits. - The specification parameters of oscillator circuits are (i) Amplitude stability (ii) Frequency stability (iii) Frequency range (iv) Distortion in output waveform etc. - Crystal oscillators produce highly stable output waveform in the high frequency range of MHz also. ### OBJECTIVE TYPE QUESTIONS | ١. | The difference between an amplifier circuit and oscillator circuit is | |------------|----------------------------------------------------------------------------------------------------------------------| | 2. | A.C. output signal is generated by the oscillator circuits without external A.C input, by amplifying signal. | | 3. | Oscillator circuits employ type of feedback. | | 4. | One condition for sustained oscillations is total loop phase shift must be degrees. | | <b>5</b> . | As per Berkauhsen criteria for sustained oscillations, [βA] must be | | 6, | The range of frequencies over which R - C phase shift oscillator circuit is used is | | 1. | In the Mega Hertzs frequency range, the type of oscillator circuit used is | | 8. | The range of frequency over which Wein Bridge oscillator used is | | 9. | In the feedback network if two inductors and one capacitor elements are used, the oscillator circuit is | | 10. | The oscillator circuit which employs two capacitors and one inductor in the feedback network, is oscillator circuit. | | 11. | Naturally occurring materials used for in crystal oscillator circuits, exhibiting piezoelectric effect are 1 | | 12 | | ynthetic mate: | dats wh | iich exhibit piez | gelegtr | ic officet are, | | | |----|------|---------------------------------------------|------------------|--------------------------------------|-----------|-----------------------------------------|---------|-------------------------------------------------| | | 1 | | | 2 | | | | | | | 3 | | | ្ម | | · | | | | 13 | | | | cy variation po | ssible | with Wein Br | | Oscillator circuit is with others oscillator | | | | | | | | Al | | | | 14 | | | | | | | | 'e | | 15 | | | | | | | | illator circuits are | | | Ö | ) = | | ( | | | •• | | | | | | | —<br>SSAV TYPE Q | UEST | IONS | | | | | I | | | | | | | ank circuits. What are<br>illator Circuits? | | | 2. | Deduce the are the oscill | | | or the p | generation of s | nistain | ed oscillations. How | | | 3. | circuit, What | t is the f | | | | | phase-shift oscillator<br>Derive the expression | | | 4. | Derive the e | хртехя | ion for the frequ | енсу о | f Hartely oscill | laters. | | | | 5. | | | on for the frequ | | | | | | | 6. | Derive the o | apressi | ion for the frequ | енсу о | f Wein Bridge: | Oscill | ators. | | | 7. | Derive the o | x <b>p</b> ressi | ion for the frequ | енсу о | f Crystal Oscil | lators | | | | 8 | Explain how | v better | frequency stabi | lity is c | brained in crys | tal osc | illator 7 | | | 9. | | - | on disercit for<br>mic circuits, usi | | | n how | oscillations can be | | | Iû. | , | | il R-C sections<br>vossible combin | | | | A oscillator circuits? | | | | | MOULT | IBLE CHOIC | E QU | ESTIONS | | | | 1. | John | son Noise is | due to | ) | | | | | | | (a) | Humidity | | | (b) | Atmospherie: | condit | ions | | | (c) | Temperature | ė | | (d) | Interference | | | | 2. | | | | i electronic ci<br>tor devices is | rcuits | due to variat | ion h | n concentrations of | | | (a) | shot noise | (b) | thermal noise | (c) | Johnson noise | e(d) N | lone of these | | 3. | | ression for fr<br>g JFET is, f <sub>o</sub> | - | cy of oscillatio | ns for | the R-C pha | se sh | ift oscillator etrenit | | | (a) | <br>2πRC | (b) | 1<br>2πRC <sup>2</sup> √6 | (¢) | $\frac{1}{2\pi R}\frac{1}{^2C\sqrt{6}}$ | (d) | $\frac{1}{2\pi RC\sqrt{6}}$ | | | (a) | | (b) | nust be at leas<br>- 92 | | 29 | /di | None of these | |----|------------|------------------------------|------------|-------------------------|---------|----------------------|------------|----------------------------| | | | | , . | | | | (d) | | | ٠, | Osci<br>is | | it in wh | ich the reactar | ices or | α <sub>2</sub> are α | apacitive | and $\alpha_3$ is inductiv | | | (a) | Colpitts os | cillator | | (h) | Hartely ( | oscillator | | | | (c) | Crystal os | cillator | | (d) | None of | fiscse | | | б. | | ein bridge<br>be varied i | | or circuits the | rangi | over wh | ich frequ | ency of oscillation | | | (a) | 3:1 | (b) | 10:2 | (c) | 6: I | (d) | None of these | | 7. | Exai | aple for as | turally o | securring piezo | rlectr | ic crystal | material | ÍS | | | (a) | BaTio <sub>j</sub> | (b) | Rochelle salt | (c) | PZT* | (d) N | ione of these | | 3. | Турі | cal values : | for 90 K | Ilz erystal are | : | | | | | | <b>(a)</b> | L = 137 H | C = 0.03 | 235 μ f R = 15 <b>l</b> | ( Q = : | 5,500 | | | | | <b>(b)</b> | L-tite | = 0.02 f | $R = 1\Omega Q = 10$ | ı | | | | | | (c) | $I_{\rm c} = 137 H_{\rm c}$ | C = 0.03 | 2 µ f R = 10 K ( | Q = 1 | | | | | | (d) | None of t | hese | | | | | | | ). | One | characteri | ştiç fealı | re of crystals | ís , | | | | | | (a) | They have | low mas | s to clastic ratio | ò | | | | | | (b) | They have | high ma | ss to elastic rati | 0 | | | | | | (c) | They have | low Q | | | | | | | | (d) | None of the | he above | is correct | | | | | | D. | For | Wein Bridg | e oscilla | tor circuits, th | e min | imum gab | n of ampli | ifier must be | | | (a) | l | (b) | | (c) | 10 | _ | lone the these | # Additional Objective Type Questions (Chapter 1-8) | 1. | In a BJT the arrow on the emitter lead specific where the emitter-base junction is | | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | 2. | The emitter efficiency of a BJT is defined as the | - | | 3. | type of npn junction transist from a melt of silicon whose crystal drawing operation by adding n or n type | concentration is changed during the | | 4. | In an type of prip transistor to opposite sides of a semiconductor | wo small dots of indium are attached to | | 5 | In the active region of common base output of biased and the emitter june | - | | 6. | If both emitter and collector junctions are (a) for operating the region (b) reportating in the region. | | | 7. | The operation of a FET depends upon the flow is therefore a device. | of carriers only. It | | ₿. | The maximum voltage that can be applied between voltage that will cause | - | | 9. | A MOSEET of the depletion type may also be n<br>Some times the symbol for the 3FE1 is also is<br>standing that is internally o | used for the MOSFET with the under- | | 10. | The emitter diode of a UTT drives the junction of intrinsic stand off ratio is defined as $\eta = \phantom{aaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaa$ | | ## Answers to Additional Objective Type Questions - 1. Holes or conventional current, forward - 2. Emitter base, emitter - Grown junction, doping. - 4. Altoy junction. - 5 Reverse, Forward - 6 Saturation, Cut-off. - Majority, Unipolar. - 8. Breakdown, drain-source junction - 9. Enhancement, the gate $$10. \quad \begin{array}{c} R_{19} + R_{10} \\ -1 & \dots \\ R_{190} \end{array}, 0.5 \& 0.82 \end{array}$$ Appendix - I Colour Codes for Electronic Components Appendix - II Resistor and Capacitor Values Appendix - III Capacitors Appendix - IV Inductors Appendix - V Miscellaneous Appendix - VI Circuit Symbols Appendix - VII Unit Conversion Factors Appendix - VIII American Wire Gauge Sizes and Metric Equivalents # Colour Codes for Electronic Components ### RESISTOR COLOUR CODE: | Firs | t Thre | e Bands | | Fourth | Band | |--------|--------|---------|------|--------|-------| | Black | -0 | Blue | -6 | Gold | ± 5% | | Brown | -1 | Violet | -7 | Silver | + 10% | | Red | -2 | Grey | -8 | None | ± 20% | | Orange | -3 | White | -9 | | | | Yellow | -4 | Silver | 0.01 | | | | Green | -5 | Gold | 0.1 | | | #### CAPACITOR COLOUR CODE: | Colour | Figure Significant | Tolerance (%) | |---------|--------------------|---------------| | Black | 0 | 20 | | Brown | 1 | 1 | | Red | 2 | 2 | | Orange | 3 | 3 | | Yellow | 4 | 4 | | Green | 5 | 5 | | Blue | 6 | 6 | | Violet | 7 | 7 | | Grey | 8 | 8 | | White | 9 | 9 | | Silver | 0.01 | 10 | | Gold | 0.1 | 5 | | No Band | 20000 | 20 | #### INDUCTOR COLOUR CODE: Inductance in µH { Decimal point or first digit | Decimal point or second digit | Number of zeros | Tolerance (%) | Color | Significant<br>Figure | Tolerance (%) | |---------|-----------------------|---------------| | Black | 0 | | | Brown | 1 | | | Red | 2 | | | Orange | 3 | | | Yellow | 4 | | | Green | 5 | | | Blue | 6 | | | Violet | 7 | | | Grey | 8 | | | White | 9 | | | Silver | | 10 | | Gold | Decimal point | 5 | | No Band | | 20 | # COLOUR CODE MEMORY AID: WG VIBGYOR BB (WG Vibgyor BB) | Memory aid | Color | Num | ber | | | |------------|--------|------------------|-----|--|--| | Black | Black | 0 | | | | | Bruins | Brown | ) | | | | | Relish | Red | 2<br>3<br>4<br>5 | | | | | Ornery | Orange | 3 4 | | | | | Young. | Yellow | 4 | i. | | | | Greenhorns | Green | 3 | | | | | Blue | Blue | 6 | | | | | Violets | Violet | 7 | r . | | | | Growing | Grey | 8 | | | | | Wild | White | 8 | | | | | Smell | Silver | 0.01 | 10% | | | | Good | Gold | 1.0 | 5% | | | Fig. A-1.1 Relative size of carbon composition resistors with various power ratings Specifications of Power Transistors | Device | Type | $P_D(W)$ | $I_C(A)$ | V <sub>CEO</sub> (V) | V <sub>CBO</sub> (V) | h <sub>FE</sub> MIN | Max | f <sub>T</sub> M.HZs | |---------|------|----------|----------|----------------------|----------------------|---------------------|-----|----------------------| | 2N 6688 | NPN | 200 | 20 | 200 | 300 | 20 | 80 | 20 | | 2N 3442 | NPN | 117 | 10 | 140 | 160 | 20 | 70 | 0.08 | | BUX 39 | NPN | 120 | 30 | 90 | 120 | 15 | 45 | 8 | | ECP 149 | PNP | 30 | 4 | 40 | 50 | 30 | _ | 2.5 | ## **Darlington Pair** | ZN 6052 | PNP | 150 | 12 | 100 | 100 | 750 | - | 4 | |---------|-----|-----|----|-----|-----|-----|---|---| | 2N 6059 | NPN | 150 | 12 | 100 | 100 | 750 | - | 4 | # Resistor and Capacitor Values | | | Γγρical S | tandard | Resistor V | alues ( <u>–</u> 10 | % Toleran | ice) | |-----|----|-----------|---------|------------|---------------------|-----------|------| | 11 | Ω | Ω | kΩ | k\$3 | kΩ | MΩ | мΩ | | | Iû | 100 | ı | 10 | 100 | 1 | 10 | | | 12 | 120 | 1.2 | 12 | 120 | 1.2 | | | | 15 | 150 | 1.5 | 15 | 150 | 15 | 15 | | | lĸ | 180 | 1.8 | 18 | 180 | 18 | - | | | 22 | 270 | 2.2 | 227 | 220 | 22 | 22 | | 27 | 27 | 270 | 2.7 | 2) | 270 | 2.7 | - | | 33 | 33 | 330 | 3.3 | 23 | 330 | 3.3 | - | | 3.9 | 39 | 390 | 19 | 39 | 390 | 3.9 | | | 4.7 | 47 | 470 | 47 | 47 | 470 | 4,7 | | | 56 | 56 | 560 | 56 | 56 | 560 | 5.6 | - | | 6.8 | 68 | 680 | 6.8 | 64K | 680 | 6.8 | - | | | K2 | 820 | 82 | EC. | <b>(C</b> 0) | | | | | | | Typical St | andard Re | sistor Valu | es (± 10% | Tolerane | e) | | | |----|-----|-------|--------------|-----------|-------------|-----------|----------|-----|--------|-------| | ρF | ĮF | ηF | ηF | μF | µF | μF | µF | μF | μF | μF | | 5 | 50 | 500 | 5000 | | 0115 | 0.5 | 5 | 50 | 50 | 5000 | | - | 51 | 510 | 5100 | | - | - | | _ | | - | | | 56 | 560 | 5600 | | 0.056 | 0.56 | 56 | \$6 | - | \$600 | | - | | - | 6000 | | 0.06 | - | ń | - | - | 6000 | | | 62 | 620 | 6200 | | | - | - | - | - | - | | - | 68 | 680 | 6800 | | 0.068 | 0.68 | 68 | - | - | | | - | 75 | 750 | 7500 | | - | - | - | 75 | - | - | | - | - | - | 8000 | | - | - | 8 | 80 | | - | | | 82 | 820 | <b>82</b> 00 | | 0.082 | 0.82 | 82 | 82 | | | | | 91 | 910 | 9100 | | | | | | | | | Ю | 160 | 1000 | | 0.01 | 01 | I | 10 | 100 | 1000 1 | 0,000 | | | 110 | 1100 | | - | - | - | | - | - | | | 12 | 120 | 1200 | | 0012 | 0.12 | 1.2 | - | | | | | - | 110 | 1300 | | | - | | | - | - | | | 15 | 150 | 1500 | | 0.015 | 0.15 | 1.5 | 15 | 150 | 1500 | | | - | 160 | 10/00 | | | | | | | | | | 18 | 180 | 1800 | | 0.018 | 0.18 | 1.8 | 18 | 180 | - | | | 20 | 200 | 2000 | | 0.02 | 0.2 | 2 | 20 | 200 | 2000 | | | 24 | 240 | 2400 | | - | - | - | - | 240 | | | | | 250 | 2500 | | | 0.25 | | 25 | 250 | 2500 | | | 27 | 270 | 2790 | | 0.027 | 0.27 | 37 | 27 | 270 | | | | 30 | 300 | 2000 | | 0.63 | 0.1 | 3 | 30 | 300 | 3000 | ı | | 33 | 330 | 3300 | | 0.033 | 0.35 | 33 | 33 | 330 | 3300 | ı | | 36 | 360 | 3600 | | | - | - | | - | - | | | 39 | 390 | 3900 | | 0.039 | 039 | 3.9 | 39 | - | - | | | - | | 4000 | | 0.04 | | 4 | | 400 | | | | 46 | 430 | 4300 | | | - | | | - | - | | | 47 | 470 | 4700 | | 6.047 | 0.47 | 4.7 | 47 | _ | _ | | ## Physical constants | Charge of an electron | : | e : | 1.60 × 10 <sup>19</sup> coulombs | |-----------------------------------------------|---|------------------|-------------------------------------------------| | Mass of an electron | | m | 9.09 × 10 <sup>13</sup> Kg | | e/m ratio of an electron | : | e/m | 1.759 × 10 <sup>11</sup> C/Kg | | Plank's constant | : | h . | 6.626 × 10 <sup>-14</sup> J-sec | | Bohzman's constant | : | <u>K</u> : | 1.381 × 10 <sup>-27</sup> J/K | | | : | k | 8 62 × 10 ° ev/K | | Avogadio's funneer | | N <sub>A</sub> | $6.023 \times 10^{23} \mathrm{molecules/mole}$ | | Velocity of light | | c · | 3 • 10 <sup>5</sup> m/sec | | Permeability of free space | | ın : | 1 257 × 10 ° H/m | | Permittivity of free space | | i, : | 8.85 × 10 <sup>-12</sup> F/m | | Intrinsic concentration in silicon at 200 °K. | | n, - | - 1.5 × 10 ° n /mm² | | Intrinsic resistivity in silicon at 300F/K | | η, - | 230,000 Wcm | | Mobility of electronics in silicon | | m, | 1300 cm²/ V isec | | Mobility of holes in silicon | | m <sub>è</sub> - | 500 cm <sup>2</sup> / V-sec | | Energy gap at in silicon at 300° K | _ | = | : I l ev | # Capacitors #### Capacitonee The farud (f) is the SI unit of capacitonce. The facual is the conjuctance of a capacitor that contains a charge of 1 coulomb when the potential difference between its terminals is 1 volu #### Leakage Current Despite the fact that the dielectric is an insulator, small leakage currents flow between the plates of a capacitor. The actual level of leakage current depends on the insulation resistance of the dielectric. Plastic firm capacitors, for example, may have insulation resistances higher than 100 000 MW. At the other extreme, an electrolytic capacitor may have a microamp (or more) of leakage current, with only 10 V applied to its terminals. #### Polarization. Electrolytic capacitors normally have one terminal identified as the most positive connection. Thus, they are said to be polarized. This asually limits their application to situations where the polarity of the applied voltage will not change. This is further discussed for electrolytic capacitors. #### Capacitor Equivalent Circuit An ideal capacitor has a dielectric that has an infinite resistance and plates that have zero resistance. However, an ideal capacitor does not exist, as all dielectrics have some leakage current and all capacitor plates have some resistance. The complete equivalent circuit for a capacitor [shown in Fig. A-3.1(a)] consists of an ideal capacitor C in series with a resistance $R_D$ representing the resistance of the plates, and in parallel with a resistance $R_D$ representing the leakage resistance of the dielectric. Usually, the plate resistance can be completely neglected, and the equivalent circuit becomes that shown in Fig. A-3.1(b). With capacitors that have a very high leakage resistance (e.g., mica and plastic film capacitors), the parallel resistor is frequently nonitted in the equivalent circuit, and the capacitor is then treated as an ideal capacitor. This cannot normally be come for electrolytic capacitors, for example, which have relatively low leakage resistances. The parallel $R_D$ circuit in, (a) Complete equivalent circuit (b) Parallel equivalent circuit (c) Series equivalent circuit Fig. A. 3.1 A capacitor equivalent circuit consists of the capacitance C, the leakage resistance $R_L$ in parallel with C, and the plate resistance $R_D$ in series with C and $R_L$ . Fig. A. 3.1 (b) can be shown to have an equivalent series RC circuit, as in Fig. A. 3.1(c). This is treated in Section 20-6. A variable air capacitor is made up of a set of movable plates and a set of fixed plates separated by air. Because a capacitor's dielectric is largely responsible for determining its most important characteristics, capacitors are usually identified by the type of dielectric used. #### Air Capacitors A typical capacitor using air as a dielectric is illustrated in Fig. A.3.2. The capacitance is variable, as is the case with virtually all air capacitors. There are two sets of metal plates, one set fixed and one movable. The movable plates can be adjusted into or out of the spaces between the fixed plates by means of the rotatable shaft. Thus, the area of the plates opposite each other is increased or decreased, and the capacitance value if altered. Fig. A. 3.2 A variable air capacitor is made up of a set of movable plates and a set of fixed plates separated by air ### Paper Capacitors In its simplest form, a paper capacitor consists of a layer of paper between two layers of metal foil. The metal foil and paper are rolled up, as illustrated in Fig. A.3.3 (a); external connections are brought out from the foil layers, and the complete assembly is dipped in wax or plastic. A variation of this is the metalized paper construction, in which the foil is replaced by thin films of metal deposited on the surface of the paper. One end of the capacitor sometimes has a band around it [see Fig. A.3.3 (b)]. This does not mean that the device is polarized but simply identifies the terminal that connects to the outside metal film, so that it can be grounded to avoid pickup of unwanted signals. Paper capacitors are available in values ranging from about 500 pF to 50μF, and in dc working voltages up to about 600 V. They are among the lower-cost capacitors for a given capacitance value but are physically larger than several other types having the same capacitance value. #### Plastic Film Capacitors The construction of plastic film capacitors is similar to that of paper capacitors, except that the paper is replaced by a thin film that is typically polystyrene or Mylar. This type of dielectric gives insulation resistances greater than 100 000 M $\Omega$ . Working voltages are as high as 600 V, with the capacitor surviving 1500 V surges for a brief period. Capacitance tolerances of $\pm$ 2.5% are typical, as are temperature coefficients of 60 to 150 ppm/°C. Plastic film capacitors are physically smaller but more expensive than paper capacitors. They are typically available in values ranging from 5 pF to $0.47 \mu F$ . Fig. A. 3.3 In a paper capacitor, two sheets of metal foil separated by a sheet of paper are rolled up together. External connections are made to the foil sheets. #### Mica Capacitors As illustrated in Fig. A. 3.4(a), mica capacitors consist of layers of mica alternated with layers of metal foil. Connections are made to the metal foil for capacitor leads, and the entire assembly is dipped in plastic or encapsulated in a molded plastic jacket. Typical capacitance values range from IpF to 0.1µF, and voltage ratings as high as 35 000 V are possible. Precise capacitance values and wide operating temperatures are obtainable with mica capacitors. In a variation of the process, silvered mica capacitors use films of silver deposited on the mica layers instead of metal foil. #### Ceramic Capacitors The construction of a typical ceramic capacitor is illustrated in Fig. A. 3.4(b). Films of metal are deposited on each side of a thin ceramic disc, and copper wire terminals are connected to the metal. The entire units is then encapsulated in a protective coating of plastic. Two different types of ceramic are used, one of which has extremely high relative permittivity. This gives capacitors that are much smaller than paper or mica capacitors having the same capacitance value. One disadvantage of this particular ceramic dielectric is that its leakage resistance is not as high as with other types. Another type of ceramic gives leakage resistances on the order of 7500 MW. Because of its lower permitivity, this ceramic produces capacitors that are relatively large for a given value of capacitance. The range of capacitance values available with ceramic capacitors is typically 1 pF to 0.1 $\mu$ F, with dc working voltages up to 1000 V. Fig. A. 3.4 Mica capacitors consist of sheets of mica interleaved with foil. A ceramic disc silvered on each side makes a ceramic capacitor; in a ceramic trimmer, the plates area is screwdriver adjustable. A tantalum capacitor has a relatively large capacitance in a small volume. Fig. A. 3.4(c) shows a variable ceramic capacitor known as a trimmer. By means of a screwdriver, the area of plate on each side of a dielectric can be adjusted to alter the capacitance value. Typical ranges of adjustment available are 1.5 pF to 3 pF and 7 pF to 45 pF. #### Electrolytic Capacitors The most important feature of electrolytic capacitors is that they can have a very large capacitance in a physically small container. For example, a capacitance of 5000 $\mu F$ can be obtained in a cylindrical package approximately 5 cm long by 2 cm in diameter. In this case the dc working voltage is only voltage is only 10V. Similarly, a 1 F capacitor is available in a 22 cm by 7.5 cm cylinder, with a working voltage of only 3 V. Typical values for electrolytic capacitors range from 1 $\mu F$ through 100 000 $\mu F$ . The construction of an electrolytic capacitor is similar to that of a paper capacitor (Fig. A.3.5(a)). Two sheets of aluminium foil separated by a fine gauze soaked in electrolyte are rolled up and encased in an aluminium cylinder for protection. When assembled, a direct voltage is applied to the capacitor terminals, and this causes a thin layer of aluminium oxide to form on the surface of the positive plate next to the electrolyte (Fig. A.3.5(b)). The aluminium oxide is the dielectric, and the electrolyte and positive sheet of foil are the capacitor plates. The extremely thin oxide dielectric gives the very large value of capacitance. It is very important that electrolytic capacitors be connected with the correct polarity. When incorrectly connected, gas forms within the electrolyte and the capacitor may explode! Such an explosion blows the capacitor apart and spreads its contents around. This could have tragic consequences for the eyes of an experimenter who happens to be closely examining the circuit when the explosion occurs. The terminal designated as positive must be connected to the most positive of Fig. A. 3.5 An electrolyte capacitor is constructed of rolled-up foil sheets separated by electrolytesoaked gauze, the dielectric is a layer of aluminium oxide at the positive plate the two points in the circuit where the capacitor is to be installed. Fig. A. 3.6 illustrates some circuit situations where the capacitor must be correctly connected. Nonpolarized electrolytic capacitors can be obtained. They consist essentially of two capacitors in one package connected back to back, so one of the oxide films is always correctly biased. Electrolytic capacitors are available with dc working voltages greater than 400 V, but in this case capacitance values do not exceed 100 mF. In addition to their low working voltage and polarized operation. Another disadvantage of electrolytic capacitors is their relatively high leakage current. (c) Connected between + 5.7 V and a grounded ac voltage source Fig. A. 3.6 It is very important that polarized capacitors be correctly connected. The capacitor positive terminal voltage must be more positive than the voltage at the negative terminal. #### Tantalum Capacitors This is another type of electrolytic capacitor. Powdered tantalum is sintered (or baked), typically into a cylindrical shape. The resulting solid is quite porous, so that when immersed in a container of electrolyte, the electrolyte is absorbed into the tantalum. The tantalum then has a large surface area in contact with the electrolyte (Fig. A. 3.5). When a dc forming voltage is applied, a thin oxide film is formed throughout the electrolyte-tantalum contact area. The result, again, is a large capacitance value in a small volume. #### Capacitor Color Codes Physically large capacitors usually have their capacitance value, tolerance and dc working voltage printed on the side of the case. Small capacitors (like small resistors) use a code of colored bands (or sometimes colored dots) to indicate the component parameters. There are several capacitor color codes in current use. Here is one of the most common. | Color | Significant Figure | Tolerance (%) | | |---------|--------------------|---------------|--| | Black | 0 | 20 | | | Brown | 1 | 1 | | | Red | 2 | 2 | | | Orange | 3 | 3 | | | Yellow | 4 | 4 | | | Green | 5 | 5 | | | Blue | 6 | 6 | | | Violet | 7 | 7 | | | Grey | 8 | 8 | | | White | 9 | 9 | | | Silver | 0.01 | 10 | | | Gold | 0.1 | 5 | | | No band | 2-4 | 20 | | A typical tantalum capacitor in a cylindrical shape 2 cm by 1 cm might have a capacitance of 100 mF and a dc working voltage of 20 V. Other types are available with a working voltage up to 630 V, but with capacitance values on the order of 3.5 mF. Like aluminium-foil electrolytic capacitors, tantalum capacitors must be connected with the correct polarity size of the inductor, the maximum current can be anything from about 50 mA to 1 A. The core in such an inductor may be made adjustable so that it can be screwed into or partially out of the coil. Thus, the coil inductance is variable. Note the graphic symbol for an inductor with an adjustable core [Fig. A. 3.6(b)]. # Inductors #### Magnetic Flux and Flux Density The weber\* (Wb) is the SI unit of magnetic flux. The weber is defined as the magnetic flux which, linking a single-turn coil, produces an emf of I V when the flux is reduced to zero at a constant rate in 1 s. The tesla\*\*\* (T) is the SI unit of magnetic flux density. The tesla is the flux density in a magnetic field when 1 Wb of flux occurs in a plane of 1 $m^2$ ; that is, the tesla can be described as 1 Wb/ $m^2$ . #### Inductance The SI unit of inductance is the henry (H). The inductance of a circuit is 1 henry (1 H) when an emf of 1 V is induced by the current changing at the rate of 1 A/s. #### Molded Inductors A small molded inductor is shown in Fig. A. 4.2(c). Typical available values for this type range from 1.2 µH to 10 mH, maximum currents of about 70 mA. The values of molded inductors are identified by a color code, similar to molded resistors. Fig. A. 4.2(d) shows a tiny-film inductor used in certain types of electronic circuits. In this case the inductor is simply a thin metal film deposited in the form of a spiral on ceramic base. #### Laboratory Inductors Laboratory-type variable inductors can be constructed in decade box format, in which precision inductors are switched into or out of a circuit by means of rotary switches. Alternatively, two coupled coils can be employed as a variable inductor. The coils may be connected in series or in parallel, and the total inductance is controlled by adjusting the position of one coil relative to the other. #### Color Code For Small Inductors | Color | Significant Figure | Tolerance (%) | |---------|--------------------|---------------| | Black | 0 | | | Brown | 1 | | | Red | 2 | | | Orange | 3 | | | Yellow | 4 | | | Green | 5 | | | Blue | 6 | | | Violet | 7 | | | Grey | 8 | | | White | 9 | | | Silver | | 10 | | Gold | decimal point | 5 | | No band | | 20 | Fig. A. 4.1 Some low-current, high-frequency inductors are wound on bobbins contained in a ferrite pot core. The ferrite core increases the winding inductance and screens the inductor Coil to protect adjacent components against flux leakage and to protect the coil from external magnetic fields. The coil is wound on a bobbin, so its number of turns is easily modified. Three different types of low-current inductors are illustrated in Fig. A. 4.2. Fig. A 4.2(a) shows a type that is available either as an air-cored inductor or with a ferromagnetic core. With an air core, the inductance values up to about 10 mH can be obtained. Depending on the thickness of wire used and the physical. Fig. A. 4.2 Small inductors may be wound on an insulating tube with an adjustable ferrite core, molded like small resistors, or deposited as a conducting film on an insulating material If the mutual inductance between two adjacent coils is not known, it can be determined by measuring the total inductance of the coils in series-aiding and series-opposing connections. Then, $$L_a = L_1 + L_2 + 2M \qquad \text{for series-aiding}$$ and $$L_b = L_1 + L_2 - 2M \qquad \text{for series-opposing}$$ Subtracting, $$L_a - L_b = 4M$$ Therefore, $$M = \frac{L_a - L_b}{4}$$ $$M = k\sqrt{L_1L_2}$$ From these two equations, the coefficient of coupling of the two coils can be determined. #### Stray Inductance Inductance is (change in flux linkages) / (change in current). So every current-carrying conductor has some self-inductance, and every pair of conductors has inductance. These stray inductance are usually unwanted, although they are sometimes used as components in a circuit design. In dc applications, stray inductance is normally unimportant, but in radio frequency ac circuits it can be considerable nuisance. Stray inductance is normally minimized by keeping connecting wires as short as possible. ### Summary of Formulae Induced emf $$e_{L} = \frac{\Delta \Phi}{\Delta t}$$ Induced emf $$e_{L} = \frac{\Delta \Phi}{\Delta t}$$ Inductance $$L = \frac{e_{L}}{\Delta t/\Delta t}$$ Inductance $$L = \frac{\Delta \Phi}{\Delta t}$$ Inductance $$L = \frac{\Delta \Phi}{\Delta t}$$ $$L = \frac{\Delta \Phi}{\Delta t}$$ Flux change $$\Delta \Phi = \mu, \mu_{0} \Delta t N \frac{A}{t}$$ $$L = \mu, \mu_{0} \Delta t N^{2} \frac{A}{t}$$ Mutual inductance $$L = \mu, \mu_{0} \Delta t N^{2} \frac{A}{t}$$ Mutual inductance $$L = \mu, \mu_{0} \Delta t N^{2} \frac{A}{t}$$ Mutual inductance $$L = \mu, \mu_{0} \Delta t N^{2} \frac{A}{t}$$ \mu_{$$ # Miscellaneous #### Ionic Bonding In some insulating materials, notably rubber and plastics, the bending process is also covalent. The valence electrons in these bonds are very strongly attached to their atoms, so the possibility of current flow is virtually zero. In other types of insulating materials, some atoms have parted with outer-shell electrons, but these have been accepted into the orbit of other atoms. Thus, the atoms are ionized; those which gave up electrons have become positive ions, and those which accepted the electrons become negative ions. This creates an electrostatic bonding force between the atoms, termed ionic bonding. Ionic bonding is found in such materials as glass and porcelain. Because there are virtually no free electrons, no current can flow, and the material is an insulator. #### Insulators Fig. A. 5.1 shows some typical arrangements of conductors and insulators. Electric cable usually consists of conducting copper wire surrounded by an insulating sheath of rubber or plastic. Sometimes there is more than one conductor, and these are, of course, individually insulated. Fig. A. 5.1 Conductors employed for industrial and domestic purposes normally have stranded copper wires with rubber or plastic insulation. In electronics equipment, flat cables of fine wires and thin printed circuit conductors are widely used. #### Conductors The function of a conductor is to conduct current form one point to another in an electric circuit. As discussed, electric cables usually consist of copper conductors sheathed with rubber or plastic Fig. A. 5.2 Many different types of cables are used with electronics equipment. insulating material. Cables that have to carry large currents must have relatively thick conductors. Where very small currents are involved, the conductor may be a thin strip of copper or even an aluminium film. Between these two extremes, a wide range of conductors exist for various applications. Three different types of cables used in electronics equipment are illustrated in Fig. A. 5.2 conductor and a circular plated conducting screen, as well as an outer insulating sheath. The other two are multiconductor cables, one circular, and one flat. Because each conductor has a finite resistance, a current passing through it causes a voltage drop from one end of the conductor to the other (Fig. A. 5.3). When conductors are long and/or carry large currents, the conductor voltage drop may cause unsatisfactory performance of the equipment supplied. Power (I<sup>2</sup> R) is also dissipated in every current-carrying conductor, and this is, ofcourse, wasted power. (a) Current flow through a conductor produces a voltage drop along the conductor (b) Conductor resistance causes voltage drop when a current flows Fig. A. 5.3 Conductor resistance (R) is determined by applying the voltage drop and current level to Ohm's law. The resistance per unit length (R/I) is then used to select a suitable wire gauge. Fig. A. 5.4 Individual resistors are typically wire-wound or carbon composition construction. Wirewound resistors are used where high power dissipation is required. Carbon composition type is the least expensive. Metal film resistance values can be more accurate than carbon composition type. The illustration in Fig. A. 5.5(a) shows a coil of closely wound insulated resistance wire formed into partial circle. The coil has a low-resistance terminal at each end, and a third terminal is connected to a movable contact with a shaft adjustment facility. The movable contact can be set to any point on a connecting track that extends over one (unisulated) edge of the coil. Using the adjustable contact, the resistance from either end terminal to the center terminal may be adjusted from zero to the maximum coil resistance. Another type of variable resistor, known as a decade resistance box, is shown in Fig. A. 5.5(c). This is a laboratory component that contains precise values of switched series-connected resistors. As illustrated, the first switch (from the right) controls resistance values in $1\Omega$ steps from $0\Omega$ to $9\Omega$ and the second switches values of $10\Omega$ , $20\Omega$ , $30\Omega$ , and so on. The decade box shown can be set to within + $1\Omega$ of any value from $0\Omega$ to $9999\Omega$ . Other decade boxes are available with different resistance ranges. #### Resistor Tolerance Standard (fixed-value) resistors normally range from $2.7\Omega$ to $22M\Omega$ . The resistance tolerances on these standard values are typically $\pm$ 20%, $\pm$ 10%, $\pm$ 5% or $\pm$ 1%. A tolerance of $\pm$ 10% on a 100 $\Omega$ resistor means that the actual resistance may be as high as $100\Omega + 10\%$ (i.e., $110\Omega$ ) or as low as $100\Omega - 10\%$ (i.e., $90\Omega$ ). Obviously, the resistors with the smallest tolerance are the most accurate and the most expensive. (a) Typical construction of a resistor variable resistor (and potentiometer) (b) Circuit symbols for a variable resistor Fig. A. 5.5 Small variable resistors are used in electronic circuit construction. Large decade resistance boxes are employed in electronics laboratories. #### More Resistors 14 pin dual-in-line package #### Resistor Networks Resistor networks are available in integrated circuits type dual-inlin package. One construction method uses a thick film technique in which conducting solutions are deposited in the required form. Internal resistor arrangement #### Photoconductive Cell This is simply a resistor constructed of photoconductive material (cadmium selenide or cadmium sulfide). When dark, the cell resistance is very high. When illuminated, the resistance decreases in proportion to the level of illumination. Resistance wire Contact ajusting screw Sliding Wire terminals #### Low Power Variable Resistor A small variable resistor suitable for mounting directly on a circuit board. A threaded shaft, which is adjustable by a screwdriver, sets the position of the moving contact on a resistance wire. ### High Power Resistor High power resistors are usually wire-wound on the surface of a ceramic tube. Air flow through the tube helps to keep the resistor from overheating. Two memory aids for determining the direction of the magnetic flux around a current-carrying conductor are shown in Fig. A. 5.6. The right-hand-screw rule as illustrated in Fig. A. 5.6(a) shows a wood screw being turned clockwise and progressing into a piece of wood. The horizontal direction of the screw is analogous to the direction of current in a conductor, and the circular motion of the screw shows the direction of magnetic flux around the conductor. In the right-hand rule, illustrated in Fig. A. 5.6(b), a right hand is closed around a conductor with the thumb p.ointing in the (conventional) direction of current flow. The fingers point in the direction of the magnetic lines of force around the conductor. Because a current-carrying conductor has a magnetic field around it, when two current-carrying conductors are brought close together there will be interaction between the fields. Fig. A. 5.7(a) shows the effect on the fields when two conductors carrying in opposite direction are adjacent. The directions of the magnetic passes through the center of the coil. Therefore, the one-turn coil acts like a little magnet and has a magnetic field with an identifiable N pole and S pole. Instead of a single turn, the coil may have many turns, as illustrated in Fig. A. 5.7(c). In this case the flux generated by each of the individual current-carrying turns tends to link up and pass out of one end of the coil and back into the other end. This type of coil, known as a solenoid, obviously has a magnetic field pattern very similar to that of a bar magnet. Fig. A. 5.6 The right-hand-screw rule and the right-hand rule can be used for determining the direction of the magnetic lines of force around a current-carrying conductor. The right-hand rule for determining the direction of flux from a solenoid is illustrated in Fig. A. 5.7(d). When the solenoid is gripped with the right hand so that the fingers are pointing in the direction of current flow in the coils, the thumb points in the direction of the flux (i.e., loward the Npole end of the solenoid). #### Electromagnetic Induction It has been demonstrated that a magnetic flux is generated by an electric current flowing in a conductor. The converse is also possible; that is, a magnetic flux can produce a current flow in a conductor. (a) All of the flux passes through the center of (b) Side view of coil turn and flux (c) A solenoid sets up a flux like a bar magna (d) Right-hand rule for solenoid flux direction Fig. A. 5.7 In current-carrying coils, the magnetic lines of force around the conductors all pass through the center of the coil. Consider Fig. A. 5.8(a), in which a handled bar magnet is shown being brought close to a coil of wire. As the bar magnet approaches the coil, the flux from the magnet brushes across the coil conductors or cals the conductors. This produces a current flow in the conductors proportional to the total flux that cuts the coil. If the coil circuit is closed by a resistor (as shown broken in the figure), a current flows. Whether or not the circuit is closed, an electromagnetic flows (emf) can be measured at the coil terminals. This effect is known as electromagnetic induction. (a) emf induced in a coil by the motion of the flux from the bar magnet (b) emf induced in a coll by the motion of the flux from the solenoid when the current is switched on or off Fig. A. 5.8 An electromotive force (eml) is induced in a cod when the coil is brushed by a magnetic field. The magnetic field may be from a bar magnet or from a current-carrying coil. (a) Single-turn chil prooted in a magnetic held. (b) Showing the force on each side of a single-turn pivoted in a magnetic field Fig. A. 5.9 A force is exerted on each side of a current-carrying coil pivoted in a magnetic field. This force tends to cause the coil to rotate #### Fibre Optic Cables: # The paris of the electromagnetic spectrum have different wavelengths and different names #### Light and Other Rays Light rays or waves are a type of energy called electromagnetic energy. They shine out, or radiate, from their source, so they are called electromagnetic radiation. Light rays are just a tiny part of a huge range of rays and waves called the electromagnetic spectrum (EMS) # Circuit Symbols # **Unit Conversion Factors** The following factors may be used for conversion between non-SI units and SI units. | To Convert | To | Multiply By | |-------------------------|---------------------------------|---------------------------| | Area Units | | | | истея | square meters (m <sup>2</sup> ) | 4047 | | acres | hoctares (ha) | 0.4047 | | civeular milk | square merers (m²) | 5,067 × 10 <sup>-10</sup> | | square feet | square meters (m²) | 0,0909 | | square inches | square cention by a (comb | 6.452 | | square miles | hectares (ha. | 259 | | square miles | square kilometers (km²) | 2.59 | | square yards | square meters (m²) | 0.8361 | | Electric and Magnetic U | inits | | | amperes/inch | amperes/meter (A/m) | 39,37 | | gauses | teslas (T) | 10 4 | | gilberts | empere (turns) (A) | 0.7958 | | lines/sq. incb | teslas (T) | 1.55 × 10 5 | | Maxwells | webers (Wh) | 100-4 | | mhos | Siemens (S) | I | | Ocrsteds . | amperes/meter | 79.577 | | Energy and Work Units | | | | Bje | joules (1) | 1054.8 | | Atu | kilowati-hours (kWh) | 2 928 × 10 <sup>™</sup> | | orgs | joules (1) | IU 1 | | crgs | kilowatt-hours (kWh) | $0.2778 \times 10^{-10}$ | | foot-pounds | joules (1) | 1.356 | | foot-pounds | kilogram meters (kgm) | 0.1383 | $1.02 \times 10^{-3}$ Force Units dynes | dynes | newtons (N) | 10-1 | |-------------------------|-----------------------------|-------------------------| | pounds | newtons (N) | 4,448 | | poundals | newtons (N) | 0.1383 | | • | newtons (N) | 9.807 × 10 <sup>3</sup> | | grams | hewtons (14) | 7.00) ~ <b>10</b> | | Illumination Units | | | | foot-caudies | lumens/cm² | 10 764 | | | | | | To Convert | To | Multiply By | | Linear Units | | | | | | [ × 10 <sup>-10</sup> | | angstroms | meters (m) | | | feet<br>fathours | meters (m) | 0.3048 | | | meters (m) | 1.8288 | | inches | centimeters (cm) | 2.54 | | microns | meters (m) | 10-6 | | miles (nautical) | kilometers (km) | 1.853 | | miles (statute) | kilometers (km) | 1.609 | | mils | centimeters (cm) | 2.54 × 10 <sup>-1</sup> | | yards | meters (m) | 0.9144 | | Power Units | | | | horsepower | watts (W) | 745.7 | | Pressure Units | | | | atmospheres | kilograms/sq. meter (kg/m²) | 10 332 | | atmospheres | kilopascals (kPa) | 101.325 | | bars | kilopascals (kPa) | 100 | | bars | kilogrants/sq.meter (kg/m²) | 1.02 × 10-4 | | pounds/sq. foot | kilograms/sq.meter (kg/m²) | 4.882 | | pounds/sq. inch | kilograms/sq.meter (kg/m²) | 703 | | Temperature Units | | | | degrees Fahrenheit (°F) | degrees colsius (°C') | (°F - 32)/1.8 | | degrees Fahrenheit (°F) | degrees kelvin (K) | 273.15 + (°F = 32)/1.8 | | 1-8.4-3 - m. 4m. 4 . 1 | -49.54 | | grams (g) | Velocity Units | | | |--------------------|--------------------------------------|-------------------------| | mites/hour (mph) | kilometers/hour (km/h) | 1.609 | | knois | kilometers/hour (km/h) | 1.853 | | Volume Units | | | | bushels | cubic meters (m1) | 0 035 24 | | cubic feet | cubic meters (m1) | 0.028 32 | | cubic inches | cubic centimeters (cm <sup>1</sup> ) | 16.387 | | cubic inches | liters (1) | 0.016 39 | | cubic yards | cubic meters (m³) | 0.7646 | | gallons (U.S.) | oubic meters (m³) | $3.7853 \times 10^{-3}$ | | gallons (imperial) | cubic meters (m³) | $4.546 \times 10^{-3}$ | | gallons (U.S.) | fiters (1) | 3,7853 | | gallons (imperial) | liters (1) | 4.546 | | gills | liters (1) | 0.1183 | | pints (U.S.) | Piters (1) | 0.4732 | | pints (imperial) | fiters (1) | 0.5683 | | Gauge | Diameter (mm) | Copper Wire<br>Resistance<br>(Ω/km) | <br> <br> Diameter (mil) | Copper Wire<br>Resistance<br>(Ω/km) | |-------|---------------|-------------------------------------|---------------------------|-------------------------------------| | 36 | 0.127 | 1360 | 5 | 415 | | 37 . | 0.113 | 1715 | 4.5 | 523 | | 38 | 0.101 | 2147 | 4 | 655 | | 39 | 0 090 | 270# | 3.5 | 832 | | 40 | 0.080 | 3422 | 3.1 | J/144 | | To Convert | T <sub>0</sub> | Multiply By | |-------------------|-----------------|-------------| | quarts (U.S.) | liters (1) | 0.9463 | | quarts (imperial) | hters(1) | 1.137 | | Weight Units | | | | ounces | grams (g) | 28.35 | | pounds | kilograins (kg) | 0.453.59 | | tons (long) | kilograms (kg) | 1016 | | ions (short) | kilograms (kg) | 907,18 | The sigmens\* is the unit of conductance $$conductance = \frac{1}{resistance}$$ # American Wire Gauge Sizes and Metric Equivalents | Gauge | Diameter (mm) | Copper wire<br>Resistance (Ω/km) | Diameter (mill) . | Copper wire<br>Resistance (Ω/1000 ft) | |-------|---------------|----------------------------------|-------------------|---------------------------------------| | 0000 | 11.68 | 0.160 | 460 | 0.049 | | 000 | 10,40 | 0.203 | 409.6 | 0.062 | | 00 | 9.266 | 0.255 | 364.8 | 0.078 | | 0 | 8.252 | 0.316 | 324.9 | 0.098 | | 1 | 7.348 | 0.406 | 289.3 | 0.124 | | 2 | 6.543 | 0.511 | 257.6 | 0.156 | | 3 | 5.827 | 0.645 | 229.4 | 0.197 | | 4 | 5.189 | 0.813 | 204.3 | 0.248 | | 5 | 4.620 | 1.026 | 181.9 | 0.313 | | 6 | 4.115 | 1.29 | 162 | 0.395 | | 7 | 3.665 | 1.63 | 144.3 | 0.498 | | 8 | 3.264 | 2.06 | 128.5 | 0.628 | | 9 | 2.906 | 2.59 | 114,4 | 0.792 | | 10 | 2.588 | 3.27 | 101.9 | 0.999 | | n | 2.30 | 4.10 | 90.7 | 1.26 | | 12 | 2.05 | 5.20 | 80.8 | 1.59 | | 13 | 1.83 | 6.55 | 72 | 2 | | 14 | 1.63 | 8.26 | 64 I | 2.52 | | 15 | 145 | 10,4 | 57.1 | 3.18 | | 16 | 1.29 | 13.1 | 50.8 | 4.02 | | 17 | 1.15 | 16.6 | 45.3 | 5.06 | | 18 | 1.02 | 21.0 | 40.3 | 6.39 | 490 APPENDICES | I | i | I | i | ı i | |----|-------|---------------|------|---------| | 19 | 0.912 | 26.3 | 35.9 | 8.05 | | 20 | 0.813 | 33.2 | 32 | 10.1 | | 21 | 0.723 | 41.9 | 28.5 | 12.8 | | 22 | 9.644 | 52.B | 25.3 | 16.1 | | 23 | 0.573 | 6 <b>6</b> .7 | 22.6 | 20.3 | | 24 | 0.511 | 83.9 | 20.1 | 25.7 | | 25 | 0.455 | 106 | 17.9 | 32.4 | | 26 | 0.405 | 134 | 15.9 | 41 | | 27 | 0.361 | 168 | 14.2 | 51.4 | | 28 | 0.321 | 213 | 12.6 | 64.9 | | 29 | 0.286 | 267 | 11.3 | # E.4 : | | 30 | 0.255 | 337 | 10 | 103 ' | | 31 | 0.227 | -125 | R.9 | 130 | | 32 | 0.202 | 537 | R | 164 | | 33 | 0.180 | 676 | 7.1 | 206 | | 34 | 0.160 | R55 | 6.3 | 261 | | 35 | 0.143 | 107 t | \$.6 | 329 | # Answers to Objective Type Questions 1. $$\varepsilon = \frac{V}{d}$$ V/m or V/cm 2. $$V = \sqrt{\frac{2 \times e \times V}{m}}$$ 3. $$f_m = B \times I \times L$$ Newtons 4, $$a = \frac{\epsilon c}{m}$$ 5. Circle 6. $$T = \frac{2\pi m}{Be}$$ 7. $$r = \frac{mv}{Be}$$ 8. $$^{e}$$ $S_{E} = \frac{l \times D}{2sV_{o}}$ em/V 9. $$S_M = \sqrt{\frac{e}{2m}} \times \frac{l \times L}{\sqrt{V_a}}$$ - 10. Graticules - 11. Acquadag Coating - Nickel Cylinder with a coating of Barium and Strontium. - 13. Sawtooth Wave form. - The deflection produced when the deflecting voltage is 1V. - The deflection produced when the deflecting magnetic field intensity is 1 wb/m<sup>2</sup>. - 16. Electron volt - 17. N/T - 18. Parabolic path - 19. 3000 - 20. BIL - 21. Circular - 22. Electrostatic - 23. Electrostatic - Lissajous - 25. $\frac{m_0}{\sqrt{1-\frac{V^2}{C^2}}}$ - 1. d 2. a 3. a 4. c 5. d 6. a 7. c - 8. a 9. d 10. b # Answers to Objective Type Questions - $< 10^{28} / \text{m}^3 \text{ and } > 10^7 \text{ electrons/m}^3$ Ι. - 10<sup>9</sup>Ω.cm 2. - $J = \sigma.E$ 3. - $J = (ne\mu_n + pe\mu_n).E.e$ 4. - $E_{\rm Le} = 1.1 \, \rm eV$ 5. - $\mathbf{n} \times \mathbf{p} = \mathbf{n}^2$ 6. - $n_s \propto T^{3/2}$ 7. - $N_a + n = N_m + p$ 8. - 9. Depresses - 10. Decreases as V\_increases - Valance Band 11. - Con'duction Band 12. - It gets doubled for every 10° rise in 13. temperature - $V_{\rm tr}=0.026V$ 14. - 15. $\frac{D_p}{u_n} = \frac{D_n}{u_n} = V_T$ - 16. Insulator - 17. Lower than, Conduction - Impurities added in . n. <sup>2</sup> IB. - 19 Irmnobile, Space - $F_{o} = KT \ln \left( \frac{N_1 N_A}{n_1^2} \right)$ מב - $E_{0} = 0.5eV$ $P_{n}(0) = P_{n0}e^{V_{n}V_{n}}$ 22. - $= \mathbf{I}_{n}(e^{\frac{\mathbf{v}}{\eta \sqrt{\gamma}}} 1)$ 23 - Germanium 0.1V and 24. -0.5VSilicon - $=\frac{8N_A}{24}W^2$ 25 - $= KT^{m}e^{-\eta \frac{V_{\tau}}{T}}$ 26 - 27. - $C_{\mathbf{D}} = \frac{L_{\mathbf{D}}^2}{D_{\mathbf{A}}} \mathbf{S}$ 28. - 29. - Negative Resistance Characteristic 30. - 3. 7. 1. 2. 5. - 11. b 12. c 13, a В. 10. Ċ - 15. đ 16, đ 17. ь 18. # Answers to Objective Type Questions - AC to unidirectional flow. - 2 Unidirectional flow to DC. - Ripple Factor = 1.21 - 4 Inductance varies with current in permissable limits. - Good regulation and conduction angle of 180° for the diode ### Answers to Multiple Choice Questions 1. a 2. c 3. d 4. c # Answers to Objective Type Questions - I. NPN - the direction of conventional current when the E-B Junction is forward biased - $3. \frac{I_{f+}}{I_{e}}$ - $4. \quad \frac{I_{pG}}{I_{nD}}$ - 5. u = B\* y - $6. \quad \alpha = \frac{\beta}{\left(1+\beta\right)}$ - $7 \beta = \frac{\alpha}{(1 \alpha)}$ - $\mathbf{S} = \mathbf{1}_{C} = \beta \mathbf{I}_{B} (\beta + 1)\mathbf{I}_{CBO}$ - 9. $I_{CEO} = \frac{I_{CBO}}{(1-\alpha)}$ - $10. \quad \beta^{z} = \left. \frac{\partial f_{C}}{\partial f_{B}} \right|_{V_{tx} = K}$ - Small Signal Common Emitter Forward Current Gain - 12. $\beta^{r} = \begin{bmatrix} -1 & \beta \\ 1 (\mathbf{I}_{COO} + \mathbf{I}_{B}) \frac{\partial \mathbf{h}_{BE}}{\partial I_{C}} \end{bmatrix}$ - 13. $h_{re}$ and $h_{rE}$ - 14. Large Signal Current Gain - 15. Small Signal Current Gain - Change in base width with the change in the base voltage V<sub>ne</sub> - 17. MOSFET - 18 UNIPOLAR - 19. gain band width product is fess. - 20 C. B. E. - 21 Parch off Voltage - 22. Pinch off Voltage - few tens of ohms to few bundred ohms. - $24 = \frac{1}{\sqrt{E}} =$ - $25 \qquad V_{GS} = \left(1 \frac{b}{a}\right)^2, \ V_{P}$ - $26. \qquad I_{ox} \sim I_{DSN} \bigg( 1 + \frac{V_{GS}}{V_{p}} \bigg)^{\frac{1}{2}} \label{eq:eq:energy_problem}$ - the saturation value of the drain carrent when gate is shorted to source, i.e., V<sub>ca</sub> = 0 - 28. voltage variable - 29. $\mu = r_1 + g_m$ - JO. JEET - 31. Depletion MOSFET ( DMOSFET ) - 1. b 2. a 3. c 4. d 5. c 6. a 7. c - 8. d 9. a 10. b 11. d 12. a 13. b 14. c - 15. d 16. b 17. a 18. c 19. d 20. s # Answers to Objective Type Questions - Quiescent point, Q point, Biasing point - $I_{cov} V_{pe^{k}} \beta$ - The centre of the active region on the load line. - 4. $V_{re} = 0.5 V_{ce}$ - 5. Hase bias circuit. - Emitter bias, semiversal bias or Voltage divider bias circuit. 7. $$\mathbf{S} = \frac{\partial I_0}{\partial I_{10}} \Big|_{\mathbf{S} \times \mathbf{K}_1 V_0 = K}$$ $$\mathbf{g}_{t} = \left. \frac{\partial T_{c}}{\partial \mathbf{V}_{\mathbf{B}\mathbf{S}}} \right|_{\mathbf{L}_{t,t} = \mathbf{K}, \Delta \in \mathbf{K}}$$ $$9. \qquad \mathbf{S}^{T} = \frac{\partial T_{\mathbf{C}}}{\partial \boldsymbol{\beta}} \bigg|_{V_{\text{per}} = K, T_{\text{con}} = K}$$ $$10. \quad \mathbf{S} = \frac{1+\beta}{1-\beta} \left( \frac{\partial \mathbf{I}_{\mathbf{H}}}{\partial \mathbf{I}_{\mathbf{G}}} \right)$$ 11. $$S = \frac{1+\beta}{1+\beta} \left( \frac{R_E}{R_E + R_B} \right)$$ - 12. 2.5mv/6C - 13. Negative (NTCR) - 14. Sensistors - 15. Oxides of Ni, Mn, Co. - t, c 2, a 3, h 4, d 5, a 6, a 7, c - 8. b 9. b 10. d # Answers to Objective Type Questions - 1. Ω, mhos and constants - the units of different parameters are not the same - 3. $h_{11}l_1 + h_{12}V_2$ $h_{21}l_1 + h_{22}V_2$ - $4. \qquad \frac{\partial V_{\beta}}{\partial V_{C}}\bigg|_{I_{\alpha}=b}$ - Audio - 6. $h_{cc} = 1K\Omega$ , $h_{rc} = 1.5 \times 10^{-4}$ . $h_{ce} = 6\mu mhos$ , $h_{le} = 200$ - 7. No units (constant) - 8. AC Signal Power Delivered to fee Load ×100 DC Imput Power - 9. $\frac{h_{f_0}}{1 + h_{ne}R_{1.}}$ - 10. 1 - II. Decreases - 12. Low - 13. Large - 14. < 1 - 15. Common Base configuration - Common Collector Configuration - 17. Voltatge follower/buffer - 16. h<sub>fe</sub> - 19. Leekage current is more - 20. High - Common Emitter and Common Base Configuration - High voltage gain and high current gain - 1. b 2. d 3. c 4. b 5. a 6. c 7. d - 8. b 9. d 10. c 11. a 12. a 13. b 14. c - 15. d 16. c 17. b 18. c 19. c 20. d # Answers to Objective Type Questions 1. Gain is reduced $$2. \qquad S = \frac{1}{1 + \beta A}$$ 3. $$D = (1 + \beta A)$$ 4. $$(B,W) = (1 \pm \beta A) B W$$ 5. $$\mathbf{f}_{s} = \mathbf{f}_{s} (1 + \beta \mathbf{A})$$ 6. Degenerative feedback 7. $$\mathbf{R}_{_{1}}=\infty$$ , $\mathbf{R}_{_{2}}=\infty$ 8. Low. Low Node sampling $$10. \quad A_{s} = \infty \quad R_{i} = \infty \quad R_{ij} = 0$$ High current gain. Low R., High R. Return ratio Decreases fucreases 15. $\beta = V_i | V_n = feedback signal/output signal$ 16. (i) voltage-series (ii) voltage-shunt - 1, b 2, a 3, d 4, b 5, c 6, c 7, a - 8. h 9. d 10. a # Answers to Objective Type Questions - Amplifier needs external A.C. input. Oscillator circuit doesn't need external A.C. input. - 2. Internally generated Noise Signal - Positive feedback - Zero or 360°. - $5. \quad |\beta A| \ge 1.$ - Few 100 Hz to KHz range. - Tuned escillator circuit. - 8. 5 Hz to 1 MHz - 9. Hartley oscillator - Collpitts oscillator circuit. - Quartz and Rochelle salt - 12. I Lithium sulphate - 2. Rochelle salt - 3 PZT (Lead Zirconate Titanate) - 4. Bactium titanate (Batio,) - 10:1.3:1. - Positive, Oxides of Nickel and Manganese - L ≃ 137 II. $C = 0.0235 \, \mu P$ R = 15K Q = 5500 - 1. c 2. a 3. d 4. c 5. a 6. b 7 b - 8, a 9, b 10, b #### A Acceptor impurities Active region 257, 268, 269, 272, 337, 370, 371 Alloy junction 197 Amplification 189, 257, 276, 281, 314, 322, 330 Amplifier 268 Amplifiers 359, 366, 377 Atom 40, 41, 42 Avalanche 63 #### В Band structure 44 Barrier potential 56, 57 Base spread resistance 375, 378 Basewidth 187 Bias 270, 273 BJTs 386 #### C Capacitance 366, 409 Capacitor 4, 10, 270, 280 Cascade 410, 411 Cathode ray tube 26, 27, 32, 34, 37 CMOS 234 Common base amplifiers 377 Common base configuration 321 Common collector 366 Common collector configuration 321, 322, 335 Common emitter 410, 415 Conduction band 62, 81 Conductivity 61, 62, 64 Conversion efficiency 329, 376 Crystal oscillator 429, 448, 450, 451, 452, 453 Crystal oscillators 447, 449, 451, 452 Current amplification 342 Current gain 182, 189, 196, 268, 416, 420, 424 Cut off region 371 #### D Diffusion 87, 88, 271 Diffusion current 88 Diode 27, 62, 272, 283, 284, 309 Distortion 382, 389, 390, 404 Drift current 84, 87, 89, 258 #### Е Effective mass 39, 42, 43, 76, 83 Electron emission 28, 54, 56 Electron volts 7 Energy band 40, 62 #### F Feedback amplifier 276, 406 Feedback amplifiers 381, 382 Fermi dirac function 75 Fermi energy level 99 Fermi level 54, 56 FET 63, 365, 366, 368, 369, 406 Field Effect Transistor (FET) 213 Filters 143, 152, 163, 169, 183 Frequency 143, 153 #### G Germanium 40, 54, 62, 64, 445 #### H Hartley oscillator 429 h-parameter 406 h-parameters 316, 318, 319, 322, 323, 325 hybrid parameters 314, 318 #### I Input characteristics 194, 195, 200, 320, 322 Input impedance 214, Input resistance 257, 408, 417 Ionization potential 47 Į, JFET | 257, 258, 265 Junction diade | 39, 119, 120, 125, 131, 132, 195, 254, L. L6Ds 255 Load Fine 269, 270, 275, 298, 299, 311 Low frequency equivalent discuit 365 м Majority carriers 67, 191, 213, 214, 219, 236, 238, 240 Mass action law 70 Mean free path 63 Metal 98, 133, 185 Micron 97 Minority carrier 68 Mubility 64, 129, 210, 216, 225, 239, 261, 283, 285, 445 MOS 213, 235 MOSFET 257, 258 N Negative resistance 122, 126, 330, 251, 253, 254, 260, 432 NMOS 234 Noise 63, 122, 213, 259, 262, 382, 387, 392 n-type 66, 67 n-type impurities 190 О Oscillators 430 P Parameter 419, 420 Peak detector 167 Peak Inverse Voltage (PIV) 151 Photo diode 256 Plank's constant 42 Poisson's equation, 217 Power amplification, 314 Power gain 328, 329, 334, 341, 345, 347, 377, 424 p-type, 66, 68 p-type inspurity, 191 Q Quality factor, 431 Quiescent point 267, 268, 269, 281, 287, 297, 311, 320 R Radiation 41 Radiation energy 41 Relaxation oscillators 430 Resistivity 61, 62, 67, 71, 73, 95, 130, 209, 222, 228 Resonant circuit oscillators 446 S Saturation region 193, 195, 197, 225, 227, 234, 257, 272, 337, 371 Schottky diode 133 Schottky effect 56 Self bias 241, 276, 293, 301, 302, 370 Semiconductors 40, 62, 68, 69, 84, 88, 177 Sensistor 285, 285, 309 Silicon 40, 54, 62, 71, 85 Silicon diode 129, 130, 131, 133, 135 Sinusoidal oscillators 432, 433 Stability factor, 279, 293 #### T Temperature 54, 56, 78 Thermal 66, 70, 84, 88 Thermal energy 64 Thermal resistance, 286, 287, 298, 312, Thermal runaway, 286, 287, Thermistor, 285, 386, 445 Threshold voltage, 252, 264 Transconductance 229, 304, 382, 384, 385, 392 Transistor (BJT) 345, 370 Tunnel diode 39, 62, 120, 122, 123, 126, 131, 136 #### V Valance 79 Valance hand, 62 Varactur diode | 62 Voltage amplification 314. Voltage gain 268, 300, 305, 315, 410, 424, 426 #### w Wavelength 45, 47, 49, 45, 49, 50, 57. Work function 54. #### Z Zener diode, 39, 62, 120, 121, 130. Zener breakt/own, 118, 119, 120.